GD32F10x User Manual
286
The dead time delay insertion ensures that no two complementary signals drive the active
state at the same time.
When the channel (x) match (TIMERx counter = CHxVAL) occurs, OxCPRE will be toggled
because under PWM0 mode. At point A in the
complementary PWM with dead-time insertion
CHx_O signal remains at the low value until
the end of the deadtime delay, while CHx_ON will be cleared at once. Similarly, At point B
when counter match (counter = CHxVAL) occurs again, OxCPRE is cleared, CHx_O signal
will be cleared at once, while CHx_ON signal remains at the low value until the end of the
dead time delay.
Sometimes, we can see corner cases about the dead time insertion. For example:
The dead time delay is greater than or equal to the CHx_O duty cycle, then the CHx_O signal
is always the inactive value. (as show in the
Figure 15-18. Channel output complementary
Figure 15-18. Channel output complementary PWM with dead-time insertion
0
CHxVAL
CAR
CxOPRE
CHx_O
CHx_ON
Deadtime
Corner case Deadtime > pulse width
CHx_O
CHx_ON
Deadtime
Pulse width
Deadtime
A
B
Break mode
In this mode, the output CHx_O and CHx_ON are controlled by the POEN, IOS and ROS bits
in the TIMERx_CCHP register, ISOx and ISOxN bits in the TIMERx_CTL1 register and cannot
be set both to active level when break occurs. The break sources are input break pin and
HXTAL stuck event by Clock Monitor (CKM) in RCU. The break function enabled by setting
the BRKEN bit in the TIMERx_CCHP register. The break input polarity is setting by the BRKP
bit in TIMERx_CCHP.
When a break occurs, the POEN bit is cleared asynchronously, the output CHx_O and
CHx_ON are driven with the level programmed in the ISOx bit and ISOxN in the
TIMERx_CTL1 register as soon as POEN is 0. If IOS is 0 then the timer releases the enable
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...