GD32F10x User Manual
709
22.4.
Register definition
ENET base address:
0x4002 8000
22.4.1.
MAC configuration register (ENET_MAC_CFG)
Address offset: 0x0000
Reset value: 0x0000 8000
This register configures the operation mode of the MAC. It also configures the MAC receiver
and MAC transmitter operating mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WDD
JBD
Reserved
IGBS[2:0]
CSD
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SPD
ROD
LBM
DPM
IPFCO
RTD
Reserved
APCD
BOL[1:0]
DFC
TEN
REN
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23
WDD
Watchdog disable bit
This bit indicates the maximum bytes for receiving, data beyond this will be cut off.
0: The MAC allows no more than 2048 bytes of the frame being received
1: The MAC disables the watchdog timer on the receiver, and can receive frames
of up to 16384 bytes
22
JBD
Jabber disable bit
This bit indicates the maximum bytes for transmitting data, data beyond this will be
cut off.
0: The maximum transmission byte is 2048
1: The maximum transmission byte can be 16384
21:20
Reserved
Must be kept at reset value.
19:17
IGBS[2:0]
Inter frame gap bit selection bits
These bits can select the minimum inter frame gap bit time between two
neighboring frames during transmission.
0x0: 96 bit times
0x1: 88 bit times
0x2: 80 bit times
0x3: 72 bit times
0x4: 64 bit times
0x5: 56 bit times(For Half-duplex, must be reserved)
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...