GD32F10x User Manual
228
111: SWRCST
16:12
Reserved
Must be kept at reset value
11
DAL
Data alignment
0: LSB alignment
1: MSB alignment
10:9
Reserved
Must be kept at reset value.
8
DMA
DMA request enable.
0: DMA request disable
1: DMA request enable
7:4
Reserved
Must be kept at reset value.
3
RSTCLB
Reset calibration
This bit is set by software and cleared by hardware after the calibration registers
are initialized.
0: Calibration register initialize done.
1: Initialize calibration register start
2
CLB
ADC calibration
0: Calibration done
1: Calibration start
1
CTN
Continuous mode
0: Continuous operation mode disable
1: Continuous operation mode enable
0
ADCON
ADC ON. The ADC will be wake up when this bit is changed from low to high and
take a stabilization time. When this bit is high and
“1” is written to it with other bits
of this register unchanged, the conversion will start.
0: ADC disable and power down
1: ADC enable
11.7.4.
Sample time register 0 (ADC_SAMPT0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SPT17[2:0]
SPT16[2:0]
SPT15[2:1]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPT15[0]
SPT14[2:0]
SPT13[2:0]
SPT12[2:0]
SPT11[2:0]
SPT10[2:0]
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...