GD32F10x User Manual
598
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user (DSET+3 HCLK for
read)
7-4
AHLD
0x0
3-0
ASET
Depends on memory and user
EXMC_SNWTCFGx
31-30
Reserved
0x0
29-28
WASYNCMOD
Mode C:0x2
27-24
DLAT
No effect
23-20
CKDIV
No effect
19-16
Reserved
0x0
15-8
WDSET
Depends on memory and user (WDSET+1 HCLK for
write)
7-4
WAHLD
0x0
3-0
WASET
Depends on memory and user
Mode D - Asynchronous access with extended address
Figure 20-15. Mode D read access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET+1 HCLK)
Address Hold Time
(AHLD+1 HCLK)
2 HCLK
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...