GD32F10x User Manual
826
flag in USBFS_GINTF register is triggered.
11: Full speed
Others: reserved
0
SPST
Suspend status
This bit reports whether device is in suspend state.
0: Device is in suspend state.
1: Device is not in suspend state.
Device IN endpoint common interrupt enable register (USBFS_DIEPINTEN)
Address offset: 0x810
Reset value: 0x0000 0000
This register contains the interrupt enable bits for the flags in USBFS_DIEPxINTF register. If
a bit in this register is set by software, the corresponding bit in USBFS_DIEPxINTF register
is able to trigger an endpoint interrupt in USBFS_DAEPINT register. The bits in this register
are set and cleared by software.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
IE
P
NE
E
N
Rese
rve
d
E
P
T
X
F
UD
E
N
CIT
OE
N
Rese
rve
d
E
P
DIS
E
N
T
F
E
N
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
IEPNEEN
IN endpoint NAK effective interrupt enable bit
0: Disable IN endpoint NAK effective interrupt
1: Enable IN endpoint NAK effective interrupt
5
Reserved
Must be kept at reset value.
4
EPTXFUDEN
Endpoint Tx FIFO underrun interrupt enable bit
0: Disable endpoint Tx FIFO underrun interrupt
1: Enable endpoint Tx FIFO underrun interrupt
3
CITOEN
Control IN timeout interrupt enable bit
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...