GD32F10x User Manual
700
Figure 22-10. Receive descriptor
R
e
s
Buffer 1 address
[31:0]/
Timestamp Low
[31:0]
Res
[30
:
29]
D
A
V
Status[30:0]
C
R
T
L
Buffer 2 byte size
[28:16]
CTRL
[15:14]
Buffer 1 byte size
[12:0]
Buffer 2 address
[31:0]
or Next descriptor address
[31:0]/
Timestamp High
[31:0]
31
0
RDES0
RDES1
RDES2
RDES3
16
RDES0: Receive descriptor word 0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DAV
DAFF
FRML[13:0]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ERRS
DERR
SAFF
LERR
OERR
VTAG
FDES
LDES
IPHERR
LCO
FRMT
RWDT
RERR
DBERR
CERR
PCERR
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
DAV
Descriptor available bit
This bit indicates the DMA controller can use this descriptor. The DMA clears this
bit either when it completes the frame reception or when the buffers in this
descriptor are full
0: The descriptor is owned by the CPU
1: The descriptor is owned by the DMA
30
DAFF
Destination address filter fail bit
0: A frame passed the destination address filter
1: A frame failed the destination address filter
29:16
FRML[13:0]
Frame length bits
These bits indicate the byte length of the received frame that was transferred to
the buffer (including CRC). This field is valid only when LDES=1 (RDES0[8]) and
DERR=0 (RDES0[14]). If LDES=0 and ERRS=0, these bits indicate the
accumulated number of bytes that have been transferred for the current frame.
15
ERRS
Error summary bit
This field is valid only when the LDES (RDES0[8]) is set.
This bit is logical ORed by the following bits:
RDES0[14]: Descriptor error.
RDES0[11]: Overflow error
RDES0[6]: Late collision
RDES0[4]: Watchdog timeout
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...