![GigaDevice Semiconductor GD32F10 Series Скачать руководство пользователя страница 287](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f10-series/gd32f10-series_user-manual_2225800287.webp)
GD32F10x User Manual
287
output else the enable output remains high. The complementary outputs are first put in reset
state, and then the dead-time generator is reactivated in order to drive the outputs with the
level programmed in the ISOx and ISOxN bits after a dead-time.
When a break occurs, the BRKIF bit in the TIMERx_INTF register is set. If BRKIE is 1, an
interrupt generated.
Figure 15-19. Output behavior in response to a break (The break high active)
OxCPRE
CHx_O
CHx_ON
BRKIN
CHx_O
CHx_ON
CHx_O
CHx_ON
= ISOx
= ISOxN
= ISOx
= ISOxN
CHxEN: 1 CHxNEN: 1
CHxP : 0 CHxNP : 0
ISOx = ~ISOxN
CHxEN: 1 CHxNEN: 0
CHxP: 0 CHxNP : 0
ISOx = ~ISOxN
CHxEN: 1 CHxNEN: 0
CHxP : 0 CHxNP : 0
ISOx = ISOxN
Quadrature decoder
The quadrature decoder function uses two quadrature inputs CI0FE0 and CI1FE1 derived
from the TIMERx_CH0 and TIMERx_CH1 pins respectively to interact to control the counter
value. The DIR bit is modified during each input source transition. The counter can be
changed by the edges of CI0FE0 only, CI1FE1 only or both CI0FE0 and CI1FE1, the selection
mode by setting the
SMC
[2:0] to 0x01, 0x02 or 0x03. The mechanism for changing the
counter direction is shown in
Table 15-3. Counting direction in different quadrature
. The quadrature decoder can be regarded as an external clock with a
directional selection. This means that the counter counts continuously in the interval between
0 and the counter-period value. Therefore, TIMERx_CAR register must be configured before
the counter starts to count.
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...