GD32F10x User Manual
652
15:8
FI[7:0]
Filtering index
The index of the filter which the frame passes.
7:4
Reserved
Must be kept at reset value.
3:0
DLENC[3:0]
Data length code
DLENC[3:0] is the number of bytes in a frame.
21.4.15.
Receive FIFO mailbox data0 register (CAN_RFIFOMDATA0x) (x=0,1)
Address offset: 0x1B8, 0x1C8
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB3[7:0]
DB2[7:0]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DB1[7:0]
DB0[7:0]
r
r
Bits
Fields
Descriptions
31:24
DB3[7:0]
Data byte 3
23:16
DB2[7:0]
Data byte 2
15:8
DB1[7:0]
Data byte 1
7:0
DB0[7:0]
Data byte 0
21.4.16.
Receive FIFO mailbox data1 register (CAN_RFIFOMDATA1x) (x=0,1)
Address offset: 0x1BC, 0x1CC
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB7[7:0]
DB6[7:0]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DB5[7:0]
DB4[7:0]
r
r
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...