GD32F10x User Manual
752
TDAP[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TDAP[15:0]
r
Bits
Fields
Descriptions
31:0
TDAP[31:0]
Transmit descriptor address pointer bits
These bits are automatically updated by TxDMA controller during operation.
22.4.52.
DMA
current
receive
descriptor
address
register
(ENET_DMA_CRDADDR)
Address offset: 0x104C
Reset value: 0x0000 0000
This register points to the start descriptor address of the current receive descriptor read by
the RxDMA controller.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RDAP[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDAP[15:0]
r
Bits
Fields
Descriptions
31:0
RDAP[31:0]
Receive descriptor address pointer bits
These bits are automatically updated by RxDMA controller during operation.
22.4.53.
DMA
current
transmit
buffer
address
register
(ENET_DMA_CTBADDR)
Address offset: 0x1050
Reset value: 0x0000 0000
This register points to the current transmit buffer address being read by the TxDMA controller.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TBAP[31:16]
r
Содержание GD32F10 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F10x Arm Cortex M3 32 bit MCU User Manual Revision 2 6 Jun 2022 ...
Страница 63: ...GD32F10x User Manual 63 programmed during the chip production ...
Страница 117: ...GD32F10x User Manual 117 010 1 0 011 0 9 ...
Страница 416: ...GD32F10x User Manual 416 shadow register updates every update event ...
Страница 427: ...GD32F10x User Manual 427 value ...
Страница 518: ...GD32F10x User Manual 518 These bits are not used in SPI mode ...