LPM0_DCDC_VCOREx
LPM0_LDO_VCOREx
LPM0_LF_VCOREx
AM_DCDC_VCOREx
AM_LDO_VCOREx
AM_LF_VCOREx
AM_DCDC_VCORE0
AM_LDO_VCORE0
AM_LF_VCORE0
AM_DCDC_VCORE1
AM_LDO_VCORE1
AM_LF_VCORE1
Hard Reset
Power Mode Transitions
432
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
Figure 8-3. Valid Active Mode Transitions
8.5.2 Transitions To and From LPM0
Entry to LPM0 is possible from any valid active mode. Therefore, each active mode has a corresponding
LPM0 mode. LPM0 mode is always entered at the same core voltage level setting as the active mode at
the time of LPM0 entry. For example, LPM0 entry from AM_LDO_VCORE0, which has a core voltage
level 0, is also to core voltage level 0. In addition, all frequency and voltage constraints of the active mode
at the time of LPM0 entry also apply to the LPM0 mode. It is not possible to switch between different
LPM0 modes without first exiting the current LPM0 mode. Exiting from any LPM0 mode is always back to
the active mode that preceded entry to LPM0.
shows all LPM0 mode transitions supported. See
the device-specific data sheet for LPM0 mode transition latencies.
Figure 8-4. Valid LPM0 Transitions