38
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
List of Tables
5-18.
SYS_SRAM_NUMBANKS Register Description
......................................................................
5-19.
SYS_SRAM_NUMBLOCKS Register Description
....................................................................
5-20.
SYS_MAINFLASH_SIZE Register Description
.......................................................................
5-21.
SYS_INFOFLASH_SIZE Register Description
........................................................................
5-22.
SYS_DIO_GLTFLT_CTL Register Description
.......................................................................
5-23.
SYS_SECDATA_UNLOCK Register Description
.....................................................................
5-24.
SYS_SRAM_BANKEN_CTL0 Register Description
..................................................................
5-25.
SYS_SRAM_BANKEN_CTL1 Register Description
..................................................................
5-26.
SYS_SRAM_BANKEN_CTL2 Register Description
..................................................................
5-27.
SYS_SRAM_BANKEN_CTL3 Register Description
..................................................................
5-28.
SYS_SRAM_BLKRET_CTL0 Register Description
..................................................................
5-29.
SYS_SRAM_BLKRET_CTL1 Register Description
..................................................................
5-30.
SYS_SRAM_BLKRET_CTL2 Register Description
..................................................................
5-31.
SYS_SRAM_BLKRET_CTL3 Register Description
..................................................................
5-32.
SYS_SRAM_STAT Register Description
..............................................................................
5-33.
SYS_MASTER_UNLOCK Register Description
......................................................................
5-34.
SYS_BOOTOVER_REQ0 Register Description
......................................................................
5-35.
SYS_BOOTOVER_REQ1 Register Description
......................................................................
5-36.
SYS_BOOTOVER_ACK Register Description
........................................................................
5-37.
SYS_RESET_REQ Register Description
..............................................................................
5-38.
SYS_RESET_STATOVER Register Description
.....................................................................
5-39.
SYS_SYSTEM_STAT Register Description
...........................................................................
6-1.
HFXTFREQ Settings
.....................................................................................................
6-2.
CS Registers
..............................................................................................................
6-3.
CSKEY Register Description
............................................................................................
6-4.
CSCTL0 Register Description
...........................................................................................
6-5.
CSCTL1 Register Description
...........................................................................................
6-6.
CSCTL2 Register Description
...........................................................................................
6-7.
CSCTL3 Register Description
...........................................................................................
6-8.
CSCLKEN Register Description
........................................................................................
6-9.
CSSTAT Register Description
..........................................................................................
6-10.
CSIE Register Description
...............................................................................................
6-11.
CSIFG Register Description
.............................................................................................
6-12.
CSCLRIFG Register Description
.......................................................................................
6-13.
CSSETIFG Register Description
........................................................................................
6-14.
CSDCOERCAL0 Register Description
.................................................................................
6-15.
CSDCOERCAL1 Register Description
.................................................................................
7-1.
PSS Registers
.............................................................................................................
7-2.
PSSKEY Register Description
..........................................................................................
7-3.
PSSCTL0 Register Description
.........................................................................................
7-4.
PSSIE Register Description
.............................................................................................
7-5.
PSSIFG Register Description
...........................................................................................
7-6.
PSSCLRIFG Register Description
......................................................................................
8-1.
Power Modes Summary for MSP432P401R and MSP432P401M Devices
.......................................
8-2.
Power Modes Summary for All MSP432P4xx Devices Except MSP432P401R and MSP432P401M
.........
8-3.
Power Mode Selection
...................................................................................................
8-4.
AM Invalid Transition NMI/interrupt Enable
...........................................................................
8-5.
LPM Invalid Transition NMI/Interrupt Enable
..........................................................................
8-6.
PCM Static Clock Request Checks
....................................................................................