SYSCTL_A Registers
368
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.19 SYS_SRAM_BLKRET_CTL3 Register (offset = 007Ch)
SRAM Block Retention Control Register 3
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBLOCKS
register.
NOTE:
This register will be implemented only in devices which have greater than 96 blocks as per
the SYS_SRAM_NUMBLOCKS register.
Figure 5-28. SYS_SRAM_BLKRET_CTL3 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BLK12
7_RET
BLK12
6_RET
BLK12
5_RET
BLK12
4_RET
BLK12
3_RET
BLK12
2_RET
BLK12
1_RET
BLK12
0_RET
BLK11
9_RET
BLK11
8_RET
BLK11
7_RET
BLK11
6_RET
BLK11
5_RET
BLK11
4_RET
BLK11
3_RET
BLK11
2_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BLK11
1_RET
BLK11
0_RET
BLK10
9_RET
BLK10
8_RET
BLK10
7_RET
BLK10
6_RET
BLK10
5_RET
BLK10
4_RET
BLK10
3_RET
BLK10
2_RET
BLK10
1_RET
BLK10
0_RET
BLK99
_RET
BLK98
_RET
BLK97
_RET
BLK96
_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
(1)
Value of this bit is a don't care in when the device enters LPM3.5 or LPM4.5 modes of operation. It is always reset, and the SRAM block
associated with this bit does not retain its contents.
(2)
Writes to this bit are allowed ONLY when the BLK_RDY bit of SYS_SRAM_STAT register is set to 1. If the SRAM_RDY bit is 0, writes to
this bit are ignored.
Table 5-31. SYS_SRAM_BLKRET_CTL3 Register Description
Bit
Field
Type
Reset
Description
31
BLK127_RET
(1) (2)
RW
1h
0b = Block127 of the SRAM is not retained in LPM3 or LPM4
1b = Block127 of the SRAM is retained in LPM3 and LPM4
30
BLK126_RET
(1) (2)
RW
1h
0b = Block126 of the SRAM is not retained in LPM3 or LPM4
1b = Block126 of the SRAM is retained in LPM3 and LPM4
29
BLK125_RET
(1) (2)
RW
1h
0b = Block125 of the SRAM is not retained in LPM3 or LPM4
1b = Block125 of the SRAM is retained in LPM3 and LPM4
28
BLK124_RET
(1) (2)
RW
1h
0b = Block124 of the SRAM is not retained in LPM3 or LPM4
1b = Block124 of the SRAM is retained in LPM3 and LPM4
27
BLK123_RET
(1) (2)
RW
1h
0b = Block123 of the SRAM is not retained in LPM3 or LPM4
1b = Block123 of the SRAM is retained in LPM3 and LPM4
26
BLK122_RET
(1) (2)
RW
1h
0b = Block122 of the SRAM is not retained in LPM3 or LPM4
1b = Block122 of the SRAM is retained in LPM3 and LPM4
25
BLK121_RET
(1) (2)
RW
1h
0b = Block121 of the SRAM is not retained in LPM3 or LPM4
1b = Block121 of the SRAM is retained in LPM3 and LPM4
24
BLK120_RET
(1) (2)
RW
1h
0b = Block120 of the SRAM is not retained in LPM3 or LPM4
1b = Block120 of the SRAM is retained in LPM3 and LPM4
23
BLK119_RET
(1) (2)
RW
1h
0b = Block119 of the SRAM is not retained in LPM3 or LPM4
1b = Block119 of the SRAM is retained in LPM3 and LPM4
22
BLK118_RET
(1) (2)
RW
1h
0b = Block118 of the SRAM is not retained in LPM3 or LPM4
1b = Block118 of the SRAM is retained in LPM3 and LPM4
21
BLK117_RET
(1) (2)
RW
1h
0b = Block117 of the SRAM is not retained in LPM3 or LPM4
1b = Block117 of the SRAM is retained in LPM3 and LPM4
20
BLK116_RET
(1) (2)
RW
1h
0b = Block116 of the SRAM is not retained in LPM3 or LPM4
1b = Block116 of the SRAM is retained in LPM3 and LPM4
19
BLK115_RET
(1) (2)
RW
1h
0b = Block115 of the SRAM is not retained in LPM3 or LPM4
1b = Block115 of the SRAM is retained in LPM3 and LPM4