LPM3 or LPM4
at VCORE = x
AM_DCDC_VCOREx
AM_LDO_VCOREx
AM_LF_VCOREx
LPM3 or LPM4
at VCORE = x
Power Mode Transitions
433
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
8.5.3 Transitions To and From LPM3 and LPM4
Entry to LPM3 and LPM4 modes is possible from any valid active mode, with the exception of
AM_DCDC_VCOREx modes. The maximum frequency of operation during LPM3 mode is 32.768 kHz for
MSP432P401R and MSP432P401M devices and 128 kHz for all other MSP432P4xx devices. LPM3 and
LPM4 modes are always entered at the same core voltage level setting as the active mode at the time of
LPM3 or LPM4 entry. For example, LPM3 or LPM4 entry from AM_LDO_VCORE0, which has a core
voltage level 0, is also to core voltage level 0. The DC/DC operation must always be disabled by the
application during entry to LPM3 or LPM4 modes. The application must not attempt a LPM3 or LPM4 entry
from AM_DCDC_VCOREx modes. Attempting this transition results in the LPM_INVALID_TR_IFG being
set and the transition to be aborted by the PCM. Exiting from any LPM3 or LPM4 mode is always back to
the active mode that preceded entry to LPM3 or LPM4.
shows all LPM3 and LPM4 mode
transitions supported. See the device-specific data sheet for LPM3 and LPM4 mode transition latencies.
Figure 8-5. Valid LPM3 and LPM4 Transitions
8.5.4 Transitions To and From LPM3.5 and LPM4.5
Entry to LPM3.5 and LPM4.5 modes is possible from any valid active mode. However, LPM3.5 and
LPM4.5 mode entry is always to the lowest core voltage level setting regardless what active mode it was
entered from. Exiting from LPM3.5 and LPM4.5 modes always goes back to the default active mode,
AM_LDO_VCORE0. Entering and exiting LPM3.5 and LPM4.5 modes requires specific steps for proper
entry and exit. See
and
for details.
shows all LPM3.5 and LPM4.5
mode transitions supported. See the device-specific data sheet for LPM3.5 and LPM4.5 mode transition
latencies.