Functional Peripherals Registers
118
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.5
ISPR0 Register (Offset = 200h) [reset = 00000000h]
ISPR0 is shown in
and described in
Irq 0 to 31 Set Pending Register. Use the Interrupt Set-Pending Registers to force interrupts into the
pending state and determine which interrupts are currently pending
Figure 2-24. ISPR0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SETPEND
R/W-0h
Table 2-30. ISPR0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
SETPEND
R/W
0h
Writing 0 to a SETPEND bit has no effect, writing 1 to a bit pends
the corresponding interrupt. Reading the bit returns its current state.
2.4.3.6
ISPR1 Register (Offset = 204h) [reset = 00000000h]
ISPR1 is shown in
and described in
Irq 32 to 63 Set Pending Register. Use the Interrupt Set-Pending Registers to force interrupts into the
pending state and determine which interrupts are currently pending
Figure 2-25. ISPR1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SETPEND
R/W-0h
Table 2-31. ISPR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
SETPEND
R/W
0h
Writing 0 to a SETPEND bit has no effect, writing 1 to a bit pends
the corresponding interrupt. Reading the bit returns its current state.