3
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Contents
2.2.5
Floating-Point Unit (FPU)
.........................................................................................
2.3
Debug Peripherals Description
...........................................................................................
2.3.1
FPB
.................................................................................................................
2.3.2
DWT
.................................................................................................................
2.3.3
ITM
..................................................................................................................
2.3.4
TPIU
.................................................................................................................
2.4
Functional Peripherals Registers
.........................................................................................
2.4.1
FPU Registers
.....................................................................................................
2.4.2
MPU Registers
.....................................................................................................
2.4.3
NVIC Registers
...................................................................................................
2.4.4
SYSTICK Registers
..............................................................................................
2.4.5
SCB Registers
....................................................................................................
2.4.6
SCnSCB Registers
..............................................................................................
2.4.7
COREDEBUG Registers
........................................................................................
2.5
Debug Peripherals Registers
............................................................................................
2.5.1
FPB Registers
....................................................................................................
2.5.2
DWT Registers
...................................................................................................
2.5.3
ITM Registers
....................................................................................................
3
Reset Controller (RSTCTL)
.................................................................................................
3.1
Introduction
................................................................................................................
3.2
Reset Classification
.......................................................................................................
3.2.1
Class 0 : Power On/Off Reset (POR) Class
..................................................................
3.2.2
Class 1 : Reboot Reset
.........................................................................................
3.2.3
Class 2 : Hard Reset
............................................................................................
3.2.4
Class 3 : Soft Reset
.............................................................................................
3.3
RSTCTL Registers
........................................................................................................
3.3.1
RSTCTL_RESET_REQ Register (offset = 00h)
............................................................
3.3.2
RSTCTL_HARDRESET_STAT Register (offset = 04h)
....................................................
3.3.3
RSTCTL_HARDRESET_CLR Register (offset = 08h)
......................................................
3.3.4
RSTCTL_HARDRESET_SET Register (offset = 0Ch)
......................................................
3.3.5
RSTCTL_SOFTRESET_STAT Register (offset = 10h)
.....................................................
3.3.6
RSTCTL_SOFTRESET_CLR Register (offset = 14h)
......................................................
3.3.7
RSTCTL_SOFTRESET_SET Register (offset = 18h)
.......................................................
3.3.8
RSTCTL_PSSRESET_STAT Register (offset = 100h)
.....................................................
3.3.9
RSTCTL_PSSRESET_CLR Register (offset = 104h)
.......................................................
3.3.10
RSTCTL_PCMRESET_STAT Register (offset = 108h)
....................................................
3.3.11
RSTCTL_PCMRESET_CLR Register (offset = 10Ch)
.....................................................
3.3.12
RSTCTL_PINRESET_STAT Register (offset = 110h)
.....................................................
3.3.13
RSTCTL_PINRESET_CLR Register (offset = 114h)
.......................................................
3.3.14
RSTCTL_REBOOTRESET_STAT Register (offset = 118h)
..............................................
3.3.15
RSTCTL_REBOOTRESET_CLR Register (offset = 11Ch)
...............................................
3.3.16
RSTCTL_CSRESET_STAT Register (offset = 120h)
......................................................
3.3.17
RSTCTL_CSRESET_CLR Register (offset = 124h)
.......................................................
4
System Controller (SYSCTL)
..............................................................................................
4.1
SYSCTL Introduction
.....................................................................................................
4.2
Device Memory Configuration and Status
.............................................................................
4.2.1
Flash
...............................................................................................................
4.2.2
SRAM
.............................................................................................................
4.3
NMI Configuration
........................................................................................................
4.4
Watchdog Timer Reset Configuration
..................................................................................
4.5
Peripheral Halt Control
...................................................................................................
4.6
Glitch Filtering on Digital I/Os
...........................................................................................
4.7
Reset Status and Override Control
.....................................................................................