Functional Peripherals Registers
120
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.9
IABR0 Register (Offset = 300h) [reset = 00000000h]
IABR0 is shown in
and described in
Irq 0 to 31 Active Bit Register. Read the Active Bit Registers to determine which interrupts are active.
Each flag in the register corresponds to one interrupt.
Figure 2-28. IABR0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ACTIVE
R-0h
Table 2-34. IABR0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ACTIVE
R
0h
Interrupt active flags. Reading 0 implies the interrupt is not active or
stacked. Reading 1 implies the interrupt is active or pre-empted and
stacked.
2.4.3.10 IABR1 Register (Offset = 304h) [reset = 00000000h]
IABR1 is shown in
and described in
Irq 32 to 63 Active Bit Register. Read the Active Bit Registers to determine which interrupts are active.
Each flag in the register corresponds to one interrupt.
Figure 2-29. IABR1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ACTIVE
R-0h
Table 2-35. IABR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ACTIVE
R
0h
Interrupt active flags. Reading 0 implies the interrupt is not active or
stacked. Reading 1 implies the interrupt is active or pre-empted and
stacked.