SYSCTL Registers
297
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller (SYSCTL)
4.11.2 SYS_NMI_CTLSTAT Register (offset = 0004h)
NMI Control and Status Register
Figure 4-10. SYS_NMI_CTLSTAT Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PIN_F
LG
PCM_
FLG
PSS_F
LG
CS_FL
G
r
r
r
r
r
r
r
r
r
r
r
r
rw-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PIN_S
RC
PCM_
SRC
PSS_
SRC
CS_S
RC
r
r
r
r
r
r
r
r
r
r
r
r
rw-0
rw-1
rw-1
rw-1
(1)
When the device enters LPM3/LPM4 modes of operation, the functionality selected by this bit is retained. If selected as an NMI, activity
on this pin in LPM3/LPM4 wakes the device and processes the interrupt, without causing a POR. If selected as a Reset, activity on this
pin in LPM3/LPM4 causes a device-level POR.
(2)
When the device enters LPM3.5/LPM4.5 modes of operation, this bit is always cleared to 0. In other words, the RSTn/NMI pin always
assumes a reset functionality in LPM3.5/LPM4.5 modes.
Table 4-13. SYS_NMI_CTLSTAT Register Description
Bit
Field
Type
Reset
Description
31-20
Reserved
R
0h
Reserved. Reads return 0h
19
PIN_FLG
RW
0h
0b = Indicates the RSTn/NMI pin was not the source of NMI
1b = Indicates the RSTn/NMI pin was the source of NMI
18
PCM_FLG
R
0h
0b = indicates the PCM interrupt was not the source of NMI
1b = indicates the PCM interrupt was the source of NMI
This flag gets auto-cleared when the corresponding source flag in the PCM is
cleared
17
PSS_FLG
R
0h
0b = indicates the PSS interrupt was not the source of NMI
1b = indicates the PSS interrupt was the source of NMI
This flag gets auto-cleared when the corresponding source flag in the PSS is
cleared
16
CS_FLG
R
0h
0b = indicates CS interrupt was not the source of NMI
1b = indicates CS interrupt was the source of NMI
This flag gets auto-cleared when the corresponding source flag in the CS is
cleared
15-4
Reserved
R
0h
Reserved. Reads return 0h
3
PIN_SRC
(1) (2)
RW
0h
0b = configures the RSTn/NMI pin as a source of POR Class Reset
1b = configures the RSTn/NMI pin as a source of NMI
Note:
Setting this bit to 1 prevents the RSTn pin from being used as a reset.
An NMI is triggered by the pin only if a negative edge is detected.
2
PCM_SRC
RW
1h
0b = Disbles the PCM interrupt as a source of NMI
1b = Enables the PCM interrupt as a source of NMI
1
PSS_SRC
RW
1h
0b = Disables the PSS interrupt as a source of NMI
1b = Enables the PSS interrupt as a source of NMI
0
CS_SRC
RW
1h
0b = Disables CS interrupt as a source of NMI
1b = Enables CS interrupt as a source of NMI