PCM Registers
450
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
Table 8-13. PCMCTL0 Register Description (continued)
Bit
Field
Type
Reset
Description
(1)
Writing reserved values into LPMR will lead to non-deterministic device behavior
(2)
Writing reserved values into AMR will lead to non-deterministic device behavior.
7-4
LPMR
RW
0h
Low Power Mode Request. Used to request low power modes LPM3, LPM3.5,
and LPM4.5. These bits can only be modified while PMR_BUSY = 0 of the
PCMCTL1.
0h = LPM3. Core voltage setting is similar to the mode from which LPM3 is
entered.
1h-9h = Reserved.
(1)
Ah = LPM3.5. Core voltage setting 0.
Bh = Reserved.
(1)
Ch = LPM4.5.
Dh-Fh = Reserved.
(1)
3-0
AMR
RW
0h
Active Mode Request. Used to request active modes. These bits can only be
modified while PMR_BUSY = 0 of the PCMCTL1.
0h = AM_LDO_VCORE0. LDO based Active Mode at Core voltage setting 0.
1h = AM_LDO_VCORE1. LDO based Active Mode at Core voltage setting 1.
2h-3h = Reserved
(2)
4h = AM_DCDC_VCORE0. DC-DC based Active Mode at Core voltage setting 0.
5h = AM_DCDC_VCORE1. DC-DC based Active Mode at Core voltage setting 1.
6h-7h = Reserved
(2)
8h = AM_LF_VCORE0. Low-Frequency Active Mode at Core voltage setting 0.
9h = AM_LF_VCORE1. Low-Frequency Active Mode at Core voltage setting 1.
Ah-Fh = Reserved
(2)