ADC14 Registers
863
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
22.3.2 ADC14CTL1 Register (offset = 04h) [reset = 00000030h]
ADC14 Control 1 Register
Figure 22-14. ADC14CTL1 Register
31
30
29
28
27
26
25
24
Reserved
ADC14CH3MA
P
ADC14CH2MA
P
ADC14CH1MA
P
ADC14CH0MA
P
r-0
r-0
r-0
r-0
rw-0
rw-0
rw-0
rw-0
23
22
21
20
19
18
17
16
ADC14TCMAP
ADC14BATMA
P
Reserved
ADC14CSTARTADDx
rw-0
rw-0
r-0
rw-0
rw-0
rw-0
rw-0
rw-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
ADC14RES
ADC14DF
ADC14REFBU
RST
ADC14PWRMD
r-0
r-0
rw-1
rw-1
rw-0
rw-0
rw-0
rw-0
Can be modified only when ADC14ENC = 0
Table 22-6. ADC14CTL1 Register Description
Bit
Field
Type
Reset
Description
31-28
Reserved
R
0h
Reserved. Always reads as 0.
27
ADC14CH3MAP
RW
0h
Controls internal channel 3 selection to ADC input channel MAX – 5
0b = ADC input channel internal 3 is not selected
1b = ADC input channel internal 3 is selected for ADC input channel MAX – 5
26
ADC14CH2MAP
RW
0h
Controls internal channel 2 selection to ADC input channel MAX – 4
0b = ADC input channel internal 2 is not selected
1b = ADC input channel internal 2 is selected for ADC input channel MAX – 4
25
ADC14CH1MAP
RW
0h
Controls internal channel 1 selection to ADC input channel MAX – 3
0b = ADC input channel internal 1 is not selected
1b = ADC input channel internal 1 is selected for ADC input channel MAX – 3
24
ADC14CH0MAP
RW
0h
Controls internal channel 0 selection to ADC input channel MAX – 2
0b = ADC input channel internal 0 is not selected
1b = ADC input channel internal 0 is selected for ADC input channel MAX – 2
23
ADC14TCMAP
RW
0h
Controls temperature sensor ADC input channel selection
0b = ADC internal temperature sensor channel is not selected for ADC
1b = ADC internal temperature sensor channel is selected for ADC input channel
MAX – 1
22
ADC14BATMAP
RW
0h
Controls 1/2 AVCC ADC input channel selection
0b = ADC internal 1/2 x AVCC channel is not selected for ADC
1b = ADC internal 1/2 x AVCC channel is selected for ADC input channel MAX
21
Reserved
R
0h
Reserved. Always reads as 0.
20-16
ADC14CSTARTADDx
RW
0h
ADC14 conversion start address. These bits select which ADC14 conversion
memory register is used for a single conversion or for the first conversion in a
sequence. The value of CSTARTADDx is 0h to 1Fh, corresponding to
ADC14MEM0 to ADC14MEM31
15-6
Reserved
R
0h
Reserved. Always reads as 0.