FLCTL_A Registers
585
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller A (FLCTL_A)
10.4.45 FLCTL_ERSVER_TIMCTL Register (offset = 010Ch)
Flash Erase Verify Timing Control Register
Figure 10-51. FLCTL_ERSVER_TIMCTL Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SETUP
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
(1)
All delays are in terms of clock cycles of a 5MHz reference clock source
Table 10-57. FLCTL_ERSVER_TIMCTL Register Description
Bit
Field
Type
Reset
Description
31-8
Reserved
R
NA
Reserved. Reads return 0h
7-0
SETUP
(1)
R
NA
Length of the Setup phase for this operation