Functional Peripherals Registers
144
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.5.7
SHPR1 Register (Offset = D18h) [reset = 00000000h]
SHPR1 is shown in
and described in
.
System Handlers 4-7 Priority Register. Use the three System Handler Priority Registers to prioritize the
following system handlers: memory manage, bus fault, usage fault, debug monitor, SVC, SysTick,
PendSV. System Handlers are a special class of exception handler that can have their priority set to any
of the priority levels. Most can be masked on (enabled) or off (disabled). When disabled, the fault is
always treated as a Hard Fault.
Figure 2-57. SHPR1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_7
PRI_6
PRI_5
PRI_4
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 2-65. SHPR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
PRI_7
R/W
0h
Priority of system handler 7.
23-16
PRI_6
R/W
0h
Priority of system handler 6.
15-8
PRI_5
R/W
0h
Priority of system handler 5.
7-0
PRI_4
R/W
0h
Priority of system handler 4.