COMP_E Registers
901
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Comparator E Module (COMP_E)
23.3.5 CExINT Register (offset = 0Ch) [reset = 0000h]
Comparator_E Interrupt Control Register
Figure 23-12. CExINT Register
15
14
13
12
11
10
9
8
Reserved
CERDYIE
Reserved
CEIIE
CEIE
r-0
r-0
r-0
rw-0
r-0
r-0
rw-0
rw-0
7
6
5
4
3
2
1
0
Reserved
CERDYIFG
Reserved
CEIIFG
CEIFG
r-0
r-0
r-0
rw-0
r-0
r-0
rw-0
rw-0
Table 23-6. CExINT Register Description
Bit
Field
Type
Reset
Description
15-13
Reserved
R
0h
Reserved. Always reads as 0.
12
CERDYIE
RW
0h
Comparator ready interrupt enable
0b = Interrupt disabled
1b = Interrupt enabled
11-10
Reserved
R
0h
Reserved. Always reads as 0.
9
CEIIE
RW
0h
Comparator output interrupt enable inverted polarity
0b = Interrupt disabled
1b = Interrupt enabled
8
CEIE
RW
0h
Comparator output interrupt enable
0b = Interrupt disabled
1b = Interrupt enabled
7-5
Reserved
R
0h
Reserved. Always reads as 0.
4
CERDYIFG
RW
0h
Comparator ready interrupt flag. This bit is set if the Comparator reference
sources are settled and the Comparator module is operational. This bit has to be
cleared by software.
0b = No interrupt pending
1b = Interrupt pending
3-2
Reserved
R
0h
Reserved. Always reads as 0.
1
CEIIFG
RW
0h
Comparator output inverted interrupt flag. The bit CEIES defines the transition of
the output setting this bit.
0b = No interrupt pending
1b = Interrupt pending
0
CEIFG
RW
0h
Comparator output interrupt flag. The bit CEIES defines the transition of the
output setting this bit.
0b = No interrupt pending
1b = Interrupt pending