6
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Contents
6.3.8
CSIE Register (offset = 40h) [reset = 0000_0000h]
.........................................................
6.3.9
CSIFG Register (offset = 48h) [reset = 0000_0001h]
.......................................................
6.3.10
CSCLRIFG Register (offset = 50h) [reset = 0000_0000h]
................................................
6.3.11
CSSETIFG Register (offset = 58h) [reset = 0000_0000h]
................................................
6.3.12
CSDCOERCAL0 Register (offset = 60h) [reset = 0100_0000h]
.........................................
6.3.13
CSDCOERCAL1 Register (offset = 64h) [reset = 0000_0100h]
.........................................
7
Power Supply System (PSS)
..............................................................................................
7.1
Power Supply System (PSS) Introduction
.............................................................................
7.2
PSS Operation
............................................................................................................
7.2.1
Supply Voltage Supervisor and Monitor
......................................................................
7.2.2
Supply Voltage Supervisor During Power up
................................................................
7.2.3
VCCDET
..........................................................................................................
7.2.4
PSS Interrupts
....................................................................................................
7.3
PSS Registers
.............................................................................................................
7.3.1
PSSKEY Register (offset = 00h) [reset = 0000A596h]
.....................................................
7.3.2
PSSCTL0 Register (offset = 04h) [reset = 00002000h]
.....................................................
7.3.3
PSSIE Register (offset = 34h) [reset = 0000h]
...............................................................
7.3.4
PSSIFG Register (offset = 38h) [reset = 0000h]
.............................................................
7.3.5
PSSCLRIFG Register (offset = 3Ch) [reset = 0000h]
.......................................................
8
Power Control Manager (PCM)
...........................................................................................
8.1
PCM Introduction
.........................................................................................................
8.2
PCM Overview
............................................................................................................
8.3
Core Voltage Regulators
.................................................................................................
8.3.1
DC/DC Regulator Care Abouts
................................................................................
8.4
Power Modes
..............................................................................................................
8.4.1
Active Modes (AM)
..............................................................................................
8.4.2
LPM0
..............................................................................................................
8.4.3
LPM3 and LPM4
.................................................................................................
8.4.4
LPM3.5 and LPM4.5
.............................................................................................
8.4.5
Summary of Power Modes
.....................................................................................
8.5
Power Mode Transitions
.................................................................................................
8.5.1
Active Mode Transitions
........................................................................................
8.5.2
Transitions To and From LPM0
................................................................................
8.5.3
Transitions To and From LPM3 and LPM4
...................................................................
8.5.4
Transitions To and From LPM3.5 and LPM4.5
..............................................................
8.6
Changing Core Voltages
.................................................................................................
8.6.1
Increasing V
CORE
for Higher MCLK Frequencies
.............................................................
8.6.2
Decreasing V
CORE
for Power Optimization
....................................................................
8.7
Arm Cortex Processor Sleep Modes
...................................................................................
8.7.1
WFI, Wait for Interrupt
...........................................................................................
8.7.2
WFE, Wait for Event
.............................................................................................
8.7.3
Sleep on Exit
.....................................................................................................
8.7.4
SLEEPDEEP
.....................................................................................................
8.8
Power Mode Requests
...................................................................................................
8.9
Power Mode Selection
...................................................................................................
8.10
Power Mode Transition Checks
.........................................................................................
8.11
Power Mode Clock Checks
..............................................................................................
8.12
Clock Configuration Changes
...........................................................................................
8.13
Changing Active Modes
..................................................................................................
8.13.1
DC/DC Error Checking
.........................................................................................
8.14
Entering LPM0 Modes
...................................................................................................
8.15
Exiting LPM0 Modes
.....................................................................................................
8.16
Entering LPM3 or LPM4 Modes
........................................................................................