SYSCTL_A Registers
352
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
Table 5-24. SYS_SRAM_BANKEN_CTL0 Register Description (continued)
Bit
Field
Type
Reset
Description
9
BNK9_EN
(1)
RW
1h
0b = Disables Bank9 of the SRAM
1b = Enables Bank9 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
8
BNK8_EN
(1)
RW
1h
0b = Disables Bank8 of the SRAM
1b = Enables Bank8 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
7
BNK7_EN
(1)
RW
1h
0b = Disables Bank7 of the SRAM
1b = Enables Bank7 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
6
BNK6_EN
(1)
RW
1h
0b = Disables Bank6 of the SRAM
1b = Enables Bank6 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
5
BNK5_EN
(1)
RW
1h
0b = Disables Bank5 of the SRAM
1b = Enables Bank5 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
4
BNK4_EN
(1)
RW
1h
0b = Disables Bank4 of the SRAM
1b = Enables Bank4 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
3
BNK3_EN
(1)
RW
1h
0b = Disables Bank3 of the SRAM
1b = Enables Bank3 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
2
BNK2_EN
(1)
RW
1h
0b = Disables Bank2 of the SRAM
1b = Enables Bank2 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
1
BNK1_EN
(1)
RW
1h
0b = Disables Bank1 of the SRAM
1b = Enables Bank1 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
0
BNK0_EN
R
1h
When 1, enables Bank0 of the SRAM