DMA Registers
654
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
DMA
11.3.5 DMA_INT2_SRCCFG Register (offset = 104h)
DMA Interrupt 2 Source Channel Configuration Register
Figure 11-15. DMA_INT2_SRCCFG Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
EN
INT_SRC
r
r
r
r
r
r
r
r
r
r
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
(1)
Enabling DMA_INT2 mapping and selecting a particular channel completion to map to this interrupt will result in the completion being
masked from generating INT0
(2)
If the number of channels is less than 32, all bits for channels that are not implemented should behave as reserved.
Table 11-19. DMA_INT2_SRCCFG Register Description
Bit
Field
Type
Reset
Description
31-6
Reserved
R
0h
Reserved. Reads return 0h
5
EN
(1)
RW
0h
When 1, enables the DMA_INT2 mapping.
4-0
INT_SRC
(1) (2)
RW
0h
Controls which channel's completion event is mapped as a source of this
Interrupt (bits higher than number of channels will be forced to r)