FLCTL Registers
517
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller (FLCTL)
9.4.44 FLCTL_PRGVER_TIMCTL Register (offset = 0108h)
Flash Program Verify Timing Control Register
Figure 9-50. FLCTL_PRGVER_TIMCTL Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
HOLD
ACTIVE
SETUP
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
(1)
All delays are in terms of clock cycles of a 5-MHz reference clock source
Table 9-56. FLCTL_PRGVER_TIMCTL Register Description
Bit
Field
Type
Reset
Description
31-16
Reserved
R
NA
Reserved. Reads return 0h
15-12
HOLD
(1)
R
NA
Length of the Hold phase for this operation
11-8
ACTIVE
(1)
R
NA
Length of the Active phase for this operation
7-0
SETUP
(1)
R
NA
Length of the Setup phase for this operation