ADC14 Registers
881
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
22.3.13 ADC14CLRIFGR0 Register (offset = 14Ch) [reset = 00000000h]
ADC14 Clear Interrupt Flag 0 Register
Figure 22-25. ADC14CLRIFGR0 Register
31
30
29
28
27
26
25
24
CLRADC14IFG
31
CLRADC14IFG
30
CLRADC14IFG
29
CLRADC14IFG
28
CLRADC14IFG
27
CLRADC14IFG
26
CLRADC14IFG
25
CLRADC14IFG
24
w-0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
23
22
21
20
19
18
17
16
CLRADC14IFG
23
CLRADC14IFG
22
CLRADC14IFG
21
CLRADC14IFG
20
CLRADC14IFG
19
CLRADC14IFG
18
CLRADC14IFG
17
CLRADC14IFG
16
w-0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
15
14
13
12
11
10
9
8
CLRADC14IFG
15
CLRADC14IFG
14
CLRADC14IFG
13
CLRADC14IFG
12
CLRADC14IFG
11
CLRADC14IFG
10
CLRADC14IFG
9
CLRADC14IFG
8
w-0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
7
6
5
4
3
2
1
0
CLRADC14IFG
7
CLRADC14IFG
6
CLRADC14IFG
5
CLRADC14IFG
4
CLRADC14IFG
3
CLRADC14IFG
2
CLRADC14IFG
1
CLRADC14IFG
0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
Table 22-17. ADC14CLRIFGR0 Register Description
Bit
Field
Type
Reset
Description
31
CLRADC14IFG31
W
0h
clear ADC14IFG31
0b = no effect
1b = clear pending interrupt flag
30
CLRADC14IFG30
W
0h
clear ADC14IFG30
0b = no effect
1b = clear pending interrupt flag
29
CLRADC14IFG29
W
0h
clear ADC14IFG29
0b = no effect
1b = clear pending interrupt flag
28
CLRADC14IFG28
W
0h
clear ADC14IFG28
0b = no effect
1b = clear pending interrupt flag
27
CLRADC14IFG27
W
0h
clear ADC14IFG27
0b = no effect
1b = clear pending interrupt flag
26
CLRADC14IFG26
W
0h
clear ADC14IFG26
0b = no effect
1b = clear pending interrupt flag
25
CLRADC14IFG25
W
0h
clear ADC14IFG25
0b = no effect
1b = clear pending interrupt flag
24
CLRADC14IFG24
W
0h
clear ADC14IFG24
0b = no effect
1b = clear pending interrupt flag
23
CLRADC14IFG23
W
0h
clear ADC14IFG23
0b = no effect
1b = clear pending interrupt flag