SYSCTL_A Registers
364
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.17 SYS_SRAM_BLKRET_CTL1 Register (offset = 0074h)
SRAM Block Retention Control Register 1
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBLOCKS
register.
NOTE:
This register will be implemented only in devices which have greater than 32 blocks as per
the SYS_SRAM_NUMBLOCKS register.
Figure 5-26. SYS_SRAM_BLKRET_CTL1 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BLK63
_RET
BLK62
_RET
BLK61
_RET
BLK60
_RET
BLK59
_RET
BLK58
_RET
BLK57
_RET
BLK56
_RET
BLK55
_RET
BLK54
_RET
BLK53
_RET
BLK52
_RET
BLK51
_RET
BLK50
_RET
BLK49
_RET
BLK48
_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BLK47
_RET
BLK46
_RET
BLK45
_RET
BLK44
_RET
BLK43
_RET
BLK42
_RET
BLK41
_RET
BLK40
_RET
BLK39
_RET
BLK38
_RET
BLK37
_RET
BLK36
_RET
BLK35
_RET
BLK34
_RET
BLK33
_RET
BLK32
_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
(1)
Value of this bit is a don't care in when the device enters LPM3.5 or LPM4.5 modes of operation. It is always reset, and the SRAM block
associated with this bit does not retain its contents.
(2)
Writes to this bit are allowed ONLY when the BLK_RDY bit of SYS_SRAM_STAT register is set to 1. If the SRAM_RDY bit is 0, writes to
this bit are ignored.
Table 5-29. SYS_SRAM_BLKRET_CTL1 Register Description
Bit
Field
Type
Reset
Description
31
BLK63_RET
(1) (2)
RW
1h
0b = Block63 of the SRAM is not retained in LPM3 or LPM4
1b = Block63 of the SRAM is retained in LPM3 and LPM4
30
BLK62_RET
(1) (2)
RW
1h
0b = Block62 of the SRAM is not retained in LPM3 or LPM4
1b = Block62 of the SRAM is retained in LPM3 and LPM4
29
BLK61_RET
(1) (2)
RW
1h
0b = Block61 of the SRAM is not retained in LPM3 or LPM4
1b = Block61 of the SRAM is retained in LPM3 and LPM4
28
BLK60_RET
(1) (2)
RW
1h
0b = Block60 of the SRAM is not retained in LPM3 or LPM4
1b = Block60 of the SRAM is retained in LPM3 and LPM4
27
BLK59_RET
(1) (2)
RW
1h
0b = Block59 of the SRAM is not retained in LPM3 or LPM4
1b = Block59 of the SRAM is retained in LPM3 and LPM4
26
BLK58_RET
(1) (2)
RW
1h
0b = Block58 of the SRAM is not retained in LPM3 or LPM4
1b = Block58 of the SRAM is retained in LPM3 and LPM4
25
BLK57_RET
(1) (2)
RW
1h
0b = Block57 of the SRAM is not retained in LPM3 or LPM4
1b = Block57 of the SRAM is retained in LPM3 and LPM4
24
BLK56_RET
(1) (2)
RW
1h
0b = Block56 of the SRAM is not retained in LPM3 or LPM4
1b = Block56 of the SRAM is retained in LPM3 and LPM4
23
BLK55_RET
(1) (2)
RW
1h
0b = Block55 of the SRAM is not retained in LPM3 or LPM4
1b = Block55 of the SRAM is retained in LPM3 and LPM4
22
BLK54_RET
(1) (2)
RW
1h
0b = Block54 of the SRAM is not retained in LPM3 or LPM4
1b = Block54 of the SRAM is retained in LPM3 and LPM4
21
BLK53_RET
(1) (2)
RW
1h
0b = Block53 of the SRAM is not retained in LPM3 or LPM4
1b = Block53 of the SRAM is retained in LPM3 and LPM4
20
BLK52_RET
(1) (2)
RW
1h
0b = Block52 of the SRAM is not retained in LPM3 or LPM4
1b = Block52 of the SRAM is retained in LPM3 and LPM4
19
BLK51_RET
(1) (2)
RW
1h
0b = Block51 of the SRAM is not retained in LPM3 or LPM4
1b = Block51 of the SRAM is retained in LPM3 and LPM4