PCM Registers
453
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
8.26.3 PCMIE Register (offset = 08h) [reset = 00000000h]
PCM Interrupt Enable Register
Figure 8-10. PCMIE Register
31
30
29
28
27
26
25
24
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
DCDC_ERROR
_IE
Reserved
AM_INVALID_T
R_IE
LPM_INVALID_
CLK_IE
LPM_INVALID_
TR_IE
r-0
rw-0
r-0
r-0
r-0
rw-0
rw-0
rw-0
Table 8-15. PCMIE Register Description
Bit
Field
Type
Reset
Description
31-7
Reserved
R
0h
Reserved. Reads back 0.
6
DCDC_ERROR _IE
RW
0h
DC-DC error interrupt enable. Setting this bit enables an interrupt/NMI
when DC-DC operation cannot be achieved or maintained.
0b = Disabled
1b = Enabled
5-3
Reserved
R
0h
Reserved. Reads back 0.
2
AM_INVALID_TR_IE
RW
0h
Active mode invalid transition interrupt enable. Setting this bit enables an
interrupt/NMI on an invalid transition setting during an active power mode
request.
0b = Disabled
1b = Enabled
1
LPM_INVALID_CLK_IE
RW
0h
LPM invalid clock interrupt enable. Setting this bit enables an
interrupt/NMI on an invalid clock setting during a LPM3/LPMx.5 transition
from an active mode when FORCE_LPM_ENTRY = 0. This bit has not
effect when FORCE_LPM_ENTRY = 1.
0b = Disabled
1b = Enabled
0
LPM_INVALID_TR_IE
RW
0h
LPM invalid transition interrupt enable. Setting this bit enables an
interrupt/NMI on an invalid transition from Active Mode to LPM3 (LPMx.5
all transitions are allowed).
0b = Disabled
1b = Enabled