SYSCTL_A Registers
351
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
Table 5-24. SYS_SRAM_BANKEN_CTL0 Register Description (continued)
Bit
Field
Type
Reset
Description
22
BNK22_EN
(1)
RW
1h
0b = Disables Bank22 of the SRAM
1b = Enables Bank22 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
21
BNK21_EN
(1)
RW
1h
0b = Disables Bank21 of the SRAM
1b = Enables Bank21 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
20
BNK20_EN
(1)
RW
1h
0b = Disables Bank20 of the SRAM
1b = Enables Bank20 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
19
BNK19_EN
(1)
RW
1h
0b = Disables Bank19 of the SRAM
1b = Enables Bank19 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
18
BNK18_EN
(1)
RW
1h
0b = Disables Bank18 of the SRAM
1b = Enables Bank18 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
17
BNK17_EN
(1)
RW
1h
0b = Disables Bank17 of the SRAM
1b = Enables Bank17 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
16
BNK16_EN
(1)
RW
1h
0b = Disables Bank16 of the SRAM
1b = Enables Bank16 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
15
BNK15_EN
(1)
RW
1h
0b = Disables Bank15 of the SRAM
1b = Enables Bank15 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
14
BNK14_EN
(1)
RW
1h
0b = Disables Bank14 of the SRAM
1b = Enables Bank14 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
13
BNK13_EN
(1)
RW
1h
0b = Disables Bank13 of the SRAM
1b = Enables Bank13 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
12
BNK12_EN
(1)
RW
1h
0b = Disables Bank12 of the SRAM
1b = Enables Bank12 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
11
BNK11_EN
(1)
RW
1h
0b = Disables Bank11 of the SRAM
1b = Enables Bank11 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
10
BNK10_EN
(1)
RW
1h
0b = Disables Bank10 of the SRAM
1b = Enables Bank10 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.