SYSCTL_A Registers
363
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
Table 5-28. SYS_SRAM_BLKRET_CTL0 Register Description (continued)
Bit
Field
Type
Reset
Description
16
BLK16_RET
(1) (2)
RW
1h
0b = Block16 of the SRAM is not retained in LPM3 or LPM4
1b = Block16 of the SRAM is retained in LPM3 and LPM4
15
BLK15_RET
(1) (2)
RW
1h
0b = Block15 of the SRAM is not retained in LPM3 or LPM4
1b = Block15 of the SRAM is retained in LPM3 and LPM4
14
BLK14_RET
(1) (2)
RW
1h
0b = Block14 of the SRAM is not retained in LPM3 or LPM4
1b = Block14 of the SRAM is retained in LPM3 and LPM4
13
BLK13_RET
(1) (2)
RW
1h
0b = Block13 of the SRAM is not retained in LPM3 or LPM4
1b = Block13 of the SRAM is retained in LPM3 and LPM4
12
BLK12_RET
(1) (2)
RW
1h
0b = Block12 of the SRAM is not retained in LPM3 or LPM4
1b = Block12 of the SRAM is retained in LPM3 and LPM4
11
BLK11_RET
(1) (2)
RW
1h
0b = Block11 of the SRAM is not retained in LPM3 or LPM4
1b = Block11 of the SRAM is retained in LPM3 and LPM4
10
BLK10_RET
(1) (2)
RW
1h
0b = Block10 of the SRAM is not retained in LPM3 or LPM4
1b = Block10 of the SRAM is retained in LPM3 and LPM4
9
BLK9_RET
(1) (2)
RW
1h
0b = Block9 of the SRAM is not retained in LPM3 or LPM4
1b = Block9 of the SRAM is retained in LPM3 and LPM4
8
BLK8_RET
(1) (2)
RW
1h
0b = Block8 of the SRAM is not retained in LPM3 or LPM4
1b = Block8 of the SRAM is retained in LPM3 and LPM4
7
BLK7_RET
(1) (2)
RW
1h
0b = Block7 of the SRAM is not retained in LPM3 or LPM4
1b = Block7 of the SRAM is retained in LPM3 and LPM4
6
BLK6_RET
(1) (2)
RW
1h
0b = Block6 of the SRAM is not retained in LPM3 or LPM4
1b = Block6 of the SRAM is retained in LPM3 and LPM4
5
BLK5_RET
(1) (2)
RW
1h
0b = Block5 of the SRAM is not retained in LPM3 or LPM4
1b = Block5 of the SRAM is retained in LPM3 and LPM4
4
BLK4_RET
(1) (2)
RW
1h
0b = Block4 of the SRAM is not retained in LPM3 or LPM4
1b = Block4 of the SRAM is retained in LPM3 and LPM4
3
BLK3_RET
(1) (2)
RW
1h
0b = Block3 of the SRAM is not retained in LPM3 or LPM4
1b = Block3 of the SRAM is retained in LPM3 and LPM4
2
BLK2_RET
(1) (2)
RW
1h
0b = Block2 of the SRAM is not retained in LPM3 or LPM4
1b = Block2 of the SRAM is retained in LPM3 and LPM4
1
BLK1_RET
(1) (2)
RW
1h
0b = Block1 of the SRAM is not retained in LPM3 or LPM4
1b = Block1 of the SRAM is retained in LPM3 and LPM4
0
BLK0_RET
R
1h
Block0 is always retained in LPM3, LPM4 and LPM3.5 modes of operation