Digital I/O Registers
685
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Digital I/O
Table 12-3. Digital I/O Registers (continued)
Offset
Acronym
Register Name
Section
21h
P4IN
Port 4 Input
or PBIN_H
23h
P4OUT
Port 4 Output
or PBOUT_H
25h
P4DIR
Port 4 Direction
or PBDIR_H
27h
P4REN
Port 4 Resistor Enable
or PBREN_H
29h
P4DS
Port 4 Drive Strength
or PBDS_H
2Bh
P4SEL0
Port 4 Select 0
or PBSEL0_H
2Dh
P4SEL1
Port 4 Select 1
or PBSEL1_H
37h
P4SELC
Port 4 Complement Selection
or PBSELC_L
39h
P4IES
Port 4 Interrupt Edge Select
or PBIES_H
3Bh
P4IE
Port 4 Interrupt Enable
or PBIE_H
3Dh
P4IFG
Port 4 Interrupt Flag
or PBIFG_H
40h
P5IN
Port 5 Input
or PCIN_L
42h
P5OUT
Port 5 Output
or PCOUT_L
44h
P5DIR
Port 5 Direction
or PCDIR_L
46h
P5REN
Port 5 Resistor Enable
or PCREN_L
48h
P5DS
Port 5 Drive Strength
or PCDS_L
4Ah
P5SEL0
Port 5 Select 0
or PCSEL0_L
4Ch
P5SEL1
Port 5 Select 1
or PCSEL1_L
56h
P5SELC
Port 5 Complement Selection
or PCSELC_L
58h
P5IES
Port 5 Interrupt Edge Select
or PCIES_L
5Ah
P5IE
Port 5 Interrupt Enable
or PCIE_L
5Ch
P5IFG
Port 5 Interrupt Flag
or PCIFG_L