CS Registers
402
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Clock System (CS)
6.3.7 CSSTAT Register (offset = 34h) [reset = 0000_0003h]
Clock System Status Register
Figure 6-11. CSSTAT Register
31
30
29
28
27
26
25
24
Reserved
BCLK_READY
SMCLK_READ
Y
HSMCLK_REA
DY
MCLK_READY
ACLK_READY
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
REFOCLK_ON
LFXTCLK_ON
VLOCLK_ON
MODCLK_ON
SMCLK_ON
HSMCLK_ON
MCLK_ON
ACLK_ON
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
REFO_ON
LFXT_ON
VLO_ON
MODOSC_ON
Reserved
HFXT_ON
DCOBIAS_ON
DCO_ON
r-0
r-0
r-0
r-0
r-0
r-0
r-1
r-1
Table 6-9. CSSTAT Register Description
Bit
Field
Type
Reset
Description
31-29
Reserved
R
0h
Reserved. Always reads as 0.
28
BCLK_READY
R
0h
BCLK Ready status. This bit indicates whether the clock is stable after a change
in the frequency settings.
0b = Not ready
1b = Ready
27
SMCLK_READY
R
0h
SMCLK Ready status. This bit indicates whether the clock is stable after a
change in the frequency/divider settings.
0b = Not ready
1b = Ready
26
HSMCLK_READY
R
0h
HSMCLK Ready status. This bit indicates whether the clock is stable after a
change in the frequency/divider settings.
0b = Not ready
1b = Ready
25
MCLK_READY
R
0h
MCLK Ready status. This bit indicates whether the clock is stable after a change
in the frequency/divider settings.
0b = Not ready
1b = Ready
24
ACLK_READY
R
0h
ACLK Ready status. This bit indicates whether the clock is stable after a change
in the frequency/divider settings.
0b = Not ready
1b = Ready
23
REFOCLK_ON
R
0h
REFOCLK system clock status
0b = Inactive
1b = Active
22
LFXTCLK_ON
R
0h
LFXTCLK system clock status
0b = Inactive
1b = Active
21
VLOCLK_ON
R
0h
VLOCLK system clock status
0b = Inactive
1b = Active
20
MODCLK_ON
R
0h
MODCLK system clock status
0b = Inactive
1b = Active