Functional Peripherals Registers
116
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.1
ISER0 Register (Offset = 100h) [reset = 00000000h]
ISER0 is shown in
and described in
Irq 0 to 31 Set Enable Register. Use the Interrupt Set-Enable Registers to enable interrupts and determine
which interrupts are currently enabled.
Figure 2-20. ISER0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SETENA
R/W-0h
Table 2-26. ISER0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
SETENA
R/W
0h
Writing 0 to a SETENA bit has no effect, writing 1 to a bit enables
the corresponding interrupt. Reading the bit returns its current
enable state. Reset clears the SETENA fields.
2.4.3.2
ISER1 Register (Offset = 104h) [reset = 00000000h]
ISER1 is shown in
and described in
Irq 32 to 63 Set Enable Register. Use the Interrupt Set-Enable Registers to enable interrupts and
determine which interrupts are currently enabled.
Figure 2-21. ISER1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SETENA
R/W-0h
Table 2-27. ISER1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
SETENA
R/W
0h
Writing 0 to a SETENA bit has no effect, writing 1 to a bit enables
the corresponding interrupt. Reading the bit returns its current
enable state. Reset clears the SETENA fields.