5
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Contents
5.10
Arm Cortex-M4F ROM Table Based Part Number
...................................................................
5.11
SYSCTL_A Registers
....................................................................................................
5.11.1
SYS_REBOOT_CTL Register (offset = 0000h)
............................................................
5.11.2
SYS_NMI_CTLSTAT Register (offset = 0004h)
...........................................................
5.11.3
SYS_WDTRESET_CTL Register (offset = 0008h)
........................................................
5.11.4
SYS_PERIHALT_CTL Register (offset = 000Ch)
.........................................................
5.11.5
SYS_SRAM_SIZE Register (offset = 0010h)
..............................................................
5.11.6
SYS_SRAM_NUMBANKS Register (offset = 0014h)
.....................................................
5.11.7
SYS_SRAM_NUMBLOCKS Register (offset = 0018h)
...................................................
5.11.8
SYS_MAINFLASH_SIZE Register (offset = 0020h)
.......................................................
5.11.9
SYS_INFOFLASH_SIZE Register (offset = 0024h)
.......................................................
5.11.10
SYS_DIO_GLTFLT_CTL Register (offset = 0030h)
.....................................................
5.11.11
SYS_SECDATA_UNLOCK Register (offset = 0040h)
...................................................
5.11.12
SYS_SRAM_BANKEN_CTL0 Register (offset = 0050h)
................................................
5.11.13
SYS_SRAM_BANKEN_CTL1 Register (offset = 0054h)
................................................
5.11.14
SYS_SRAM_BANKEN_CTL2 Register (offset = 0058h)
.................................................
5.11.15
SYS_SRAM_BANKEN_CTL3 Register (offset = 005Ch)
................................................
5.11.16
SYS_SRAM_BLKRET_CTL0 Register (offset = 0070h)
................................................
5.11.17
SYS_SRAM_BLKRET_CTL1 Register (offset = 0074h)
................................................
5.11.18
SYS_SRAM_BLKRET_CTL2 Register (offset = 0078h)
................................................
5.11.19
SYS_SRAM_BLKRET_CTL3 Register (offset = 007Ch)
................................................
5.11.20
SYS_SRAM_STAT Register (offset = 0090h)
............................................................
5.11.21
SYS_MASTER_UNLOCK Register (offset = 1000h)
....................................................
5.11.22
SYS_BOOTOVER_REQ0 Register (offset = 1004h)
.....................................................
5.11.23
SYS_BOOTOVER_REQ1 Register (offset = 1008h)
.....................................................
5.11.24
SYS_BOOTOVER_ACK Register (offset = 100Ch)
.....................................................
5.11.25
SYS_RESET_REQ Register (offset = 1010h)
............................................................
5.11.26
SYS_RESET_STATOVER Register (offset = 1014h)
...................................................
5.11.27
SYS_SYSTEM_STAT Register (offset = 1020h)
.........................................................
6
Clock System (CS)
............................................................................................................
6.1
Clock System Introduction
...............................................................................................
6.2
Clock System Operation
.................................................................................................
6.2.1
CS Module Features for Low-Power Applications
...........................................................
6.2.2
LFXT Oscillator
..................................................................................................
6.2.3
HFXT Oscillator
.................................................................................................
6.2.4
Internal Very-Low-Power Low-Frequency Oscillator (VLO)
................................................
6.2.5
Internal Low-Power Low-Frequency Oscillator (REFO)
....................................................
6.2.6
Module Oscillator (MODOSC)
..................................................................................
6.2.7
System Oscillator (SYSOSC)
..................................................................................
6.2.8
Digitally Controlled Oscillator (DCO)
..........................................................................
6.2.9
Module Clock Request System
................................................................................
6.2.10
Clock System Fail-Safe Operation
...........................................................................
6.2.11
Start-up Counters
...............................................................................................
6.2.12
Synchronization of Clock Signals
.............................................................................
6.2.13
Clock Status
.....................................................................................................
6.3
CS Registers
..............................................................................................................
6.3.1
CSKEY Register (offset = 00h) [reset = 0000_A596h]
......................................................
6.3.2
CSCTL0 Register (offset = 04h) [reset = 0001_0000h]
.....................................................
6.3.3
CSCTL1 Register (offset = 08h) [reset = 0000_0033h]
.....................................................
6.3.4
CSCTL2 Register (offset = 0Ch) [reset = 0001_0003h]
....................................................
6.3.5
CSCTL3 Register (offset = 10h) [reset = 0000_00BBh]
....................................................
6.3.6
CSCLKEN Register (offset = 30h) [reset = 0000_000Fh]
..................................................
6.3.7
CSSTAT Register (offset = 34h) [reset = 0000_0003h]
....................................................