CS Registers
400
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Clock System (CS)
6.3.5 CSCTL3 Register (offset = 10h) [reset = 0000_00BBh]
Clock System Control 3 Register
Figure 6-9. CSCTL3 Register
31
30
29
28
27
26
25
24
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
FCNTHF_EN
RFCNTHF
FCNTHF
FCNTLF_EN
RFCNTLF
FCNTLF
rw-(1)
w-0
rw-(1)
rw-(1)
rw-(1)
w-0
rw-(1)
rw-(1)
Table 6-7. CSCTL3 Register Description
Bit
Field
Type
Reset
Description
31-8
Reserved
R
0h
Reserved. Always reads as 0.
7
FCNTHF_EN
RW
1h
Enable start fault counter for HFXT.
0b = Startup fault counter disabled. Counter is cleared.
1b = Startup fault counter enabled
6
RFCNTHF
W
0h
Reset start fault counter for HFXT. Write 1 only. Self clears once written.
0b = Not applicable. Always reads as zero due to self clearing.
1b = Restarts the counter immediately.
5-4
FCNTHF
RW
3h
Start flag counter for HFXT. Selects number of HFXT cycles before HFXTIFG
can be cleared.
00b = 2048 cycles
01b = 4096 cycles
10b = 8192 cycles
11b = 16384 cycles
3
FCNTLF_EN
RW
1h
Enable start fault counter for LFXT.
0b = Startup fault counter disabled. Counter is cleared.
1b = Startup fault counter enabled
2
RFCNTLF
W
0h
Reset start fault counter for LFXT. Write 1 only. Self clears once written.
0b = Not applicable. Always reads as zero due to self clearing.
1b = Restarts the counter immediately.
0-1
FCNTLF
RW
3h
Start flag counter for LFXT. Selects number of LFXT cycles before LFXTIFG can
be cleared.
00b = 4096 cycles
01b = 8192 cycles
10b = 16384 cycles
11b = 32768 cycles