Functional Peripherals Registers
122
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.13 IPR2 Register (Offset = 408h) [reset = 00000000h]
IPR2 is shown in
and described in
Irq 8 to 11 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of the
available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-32. IPR2 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_11
RESERVED
PRI_10
RESERVED
PRI_9
RESERVED
PRI_8
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-38. IPR2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_11
R/W
0h
Priority of interrupt 11
24-28
RESERVED
R
0h
23-21
PRI_10
R/W
0h
Priority of interrupt 10
16-20
RESERVED
R
0h
15-13
PRI_9
R/W
0h
Priority of interrupt 9
8-12
RESERVED
R
0h
7-5
PRI_8
R/W
0h
Priority of interrupt 8
0-4
RESERVED
R
0h
2.4.3.14 IPR3 Register (Offset = 40Ch) [reset = 00000000h]
IPR3 is shown in
and described in
Irq 12 to 15 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-33. IPR3 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_15
RESERVED
PRI_14
RESERVED
PRI_13
RESERVED
PRI_12
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-39. IPR3 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_15
R/W
0h
Priority of interrupt 15
24-28
RESERVED
R
0h
23-21
PRI_14
R/W
0h
Priority of interrupt 14
16-20
RESERVED
R
0h
15-13
PRI_13
R/W
0h
Priority of interrupt 13
8-12
RESERVED
R
0h
7-5
PRI_12
R/W
0h
Priority of interrupt 12
0-4
RESERVED
R
0h