4
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Contents
4.8
Device Security
...........................................................................................................
4.8.1
Device Security Introduction
....................................................................................
4.8.2
Device Security Components
..................................................................................
4.8.3
JTAG and SWD Lock Based Security
........................................................................
4.8.4
IP Protection Through Secure Memory Zones
...............................................................
4.8.5
In-Field Updates
.................................................................................................
4.8.6
Boot-Overrides
...................................................................................................
4.8.7
Device Security and Boot Overrides User Considerations
.................................................
4.9
Device Descriptor Table
.................................................................................................
4.9.1
Tag Length Value (TLV) Descriptors
..........................................................................
4.9.2
TLV Checksum
...................................................................................................
4.9.3
Calibration Values
...............................................................................................
4.10
Arm Cortex-M4F ROM Table Based Part Number
...................................................................
4.11
SYSCTL Registers
........................................................................................................
4.11.1
SYS_REBOOT_CTL Register (offset = 0000h)
............................................................
4.11.2
SYS_NMI_CTLSTAT Register (offset = 0004h)
...........................................................
4.11.3
SYS_WDTRESET_CTL Register (offset = 0008h)
........................................................
4.11.4
SYS_PERIHALT_CTL Register (offset = 000Ch)
.........................................................
4.11.5
SYS_SRAM_SIZE Register (offset = 0010h)
..............................................................
4.11.6
SYS_SRAM_BANKEN Register (offset = 0014h)
.........................................................
4.11.7
SYS_SRAM_BANKRET Register (offset = 0018h)
........................................................
4.11.8
SYS_FLASH_SIZE Register (offset = 0020h)
..............................................................
4.11.9
SYS_DIO_GLTFLT_CTL Register (offset = 0030h)
.......................................................
4.11.10
SYS_SECDATA_UNLOCK Register (offset = 0040h)
...................................................
4.11.11
SYS_MASTER_UNLOCK Register (offset = 1000h)
....................................................
4.11.12
SYS_BOOTOVER_REQ0 Register (offset = 1004h)
.....................................................
4.11.13
SYS_BOOTOVER_REQ1 Register (offset = 1008h)
.....................................................
4.11.14
SYS_BOOTOVER_ACK Register (offset = 100Ch)
.....................................................
4.11.15
SYS_RESET_REQ Register (offset = 1010h)
............................................................
4.11.16
SYS_RESET_STATOVER Register (offset = 1014h)
...................................................
4.11.17
SYS_SYSTEM_STAT Register (offset = 1020h)
.........................................................
5
System Controller A (SYSCTL_A)
.......................................................................................
5.1
SYSCTL_A Introduction
..................................................................................................
5.2
Device Memory Configuration and Status
.............................................................................
5.2.1
Flash
...............................................................................................................
5.2.2
SRAM
.............................................................................................................
5.3
NMI Configuration
........................................................................................................
5.4
Watchdog Timer Reset Configuration
..................................................................................
5.5
Peripheral Halt Control
...................................................................................................
5.6
Glitch Filtering on Digital I/Os
...........................................................................................
5.7
Reset Status and Override Control
.....................................................................................
5.8
Device Security
...........................................................................................................
5.8.1
Device Security Introduction
....................................................................................
5.8.2
Device Security Components
..................................................................................
5.8.3
JTAG and SWD Lock Based Security
........................................................................
5.8.4
IP Protection Through Secure Memory Zones
...............................................................
5.8.5
In-Field Updates
.................................................................................................
5.8.6
Boot Overrides
...................................................................................................
5.8.7
Device Security and Boot Overrides User Considerations
.................................................
5.9
Device Descriptor Table
.................................................................................................
5.9.1
TLV Descriptors
..................................................................................................
5.9.2
TLV Checksum
...................................................................................................
5.9.3
Calibration Values
...............................................................................................