DMA Registers
656
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
DMA
11.3.7 DMA_INT0_SRCFLG Register (offset = 110h)
DMA Interrupt 0 Source Channel Flag Register
Figure 11-17. DMA_INT0_SRCFLG Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CH31
CH30
CH29
CH28
CH27
CH26
CH25
CH24
CH23
CH22
CH21
CH20
CH19
CH18
CH17
CH16
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH15
CH14
CH13
CH12
CH11
CH10
CH9
CH8
CH7
CH6
CH5
CH4
CH3
CH2
CH1
CH0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
Table 11-21. DMA_INT0_SRCFLG Register Description
Bit
Field
Type
Reset
Description
31
CH31
R
0h
If 1, indicates that Channel 31 was the source of DMA_INT0
30
CH30
R
0h
If 1, indicates that Channel 30 was the source of DMA_INT0
29
CH29
R
0h
If 1, indicates that Channel 29 was the source of DMA_INT0
28
CH28
R
0h
If 1, indicates that Channel 28 was the source of DMA_INT0
27
CH27
R
0h
If 1, indicates that Channel 27 was the source of DMA_INT0
26
CH26
R
0h
If 1, indicates that Channel 26 was the source of DMA_INT0
25
CH25
R
0h
If 1, indicates that Channel 25 was the source of DMA_INT0
24
CH24
R
0h
If 1, indicates that Channel 24 was the source of DMA_INT0
23
CH23
R
0h
If 1, indicates that Channel 23 was the source of DMA_INT0
22
CH22
R
0h
If 1, indicates that Channel 22 was the source of DMA_INT0
21
CH21
R
0h
If 1, indicates that Channel 21 was the source of DMA_INT0
20
CH20
R
0h
If 1, indicates that Channel 20 was the source of DMA_INT0
19
CH19
R
0h
If 1, indicates that Channel 19 was the source of DMA_INT0
18
CH18
R
0h
If 1, indicates that Channel 18 was the source of DMA_INT0
17
CH17
R
0h
If 1, indicates that Channel 17 was the source of DMA_INT0
16
CH16
R
0h
If 1, indicates that Channel 16 was the source of DMA_INT0
15
CH15
R
0h
If 1, indicates that Channel 15 was the source of DMA_INT0
14
CH14
R
0h
If 1, indicates that Channel 14 was the source of DMA_INT0
13
CH13
R
0h
If 1, indicates that Channel 13 was the source of DMA_INT0
12
CH12
R
0h
If 1, indicates that Channel 12 was the source of DMA_INT0
11
CH11
R
0h
If 1, indicates that Channel 11 was the source of DMA_INT0
10
CH10
R
0h
If 1, indicates that Channel 10 was the source of DMA_INT0
9
CH9
R
0h
If 1, indicates that Channel 9 was the source of DMA_INT0
8
CH8
R
0h
If 1, indicates that Channel 8 was the source of DMA_INT0
7
CH7
R
0h
If 1, indicates that Channel 7 was the source of DMA_INT0
6
CH6
R
0h
If 1, indicates that Channel 6 was the source of DMA_INT0
5
CH5
R
0h
If 1, indicates that Channel 5 was the source of DMA_INT0
4
CH4
R
0h
If 1, indicates that Channel 4 was the source of DMA_INT0
3
CH3
R
0h
If 1, indicates that Channel 3 was the source of DMA_INT0
2
CH2
R
0h
If 1, indicates that Channel 2 was the source of DMA_INT0
1
CH1
R
0h
If 1, indicates that Channel 1 was the source of DMA_INT0
0
CH0
R
0h
If 1, indicates that Channel 0 was the source of DMA_INT0
NOTE:
If the number of channels is less than 32, all bits for channels that are not implemented
should behave as reserved.