FLCTL_A Registers
568
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller A (FLCTL_A)
10.4.30 FLCTL_BANK0_INFO_WEPROT Register (offset = 00B0h)
Flash Information Memory Bank0 Write/Erase Protection Register
Figure 10-36. FLCTL_BANK0_INFO_WEPROT Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PROT
3
PROT
2
PROT
1
PROT
0
r
r
r
r
r
r
r
r
r
r
r
r
rw-1
rw-1
rw-1
rw-1
(1)
If this Sector falls under a secure memory zone, its WEPROT bit will always be set to 1, and cannot not be overridden to 0
(2)
This bit field is writable
ONLY
when status fields of the FLCTL_PRG_CTLSTAT, FLCTL_PRGBRST_CTLSTAT and the
FLCTL_ERASE_CTLSTAT
ALL
show the Idle state. In all other cases, the bits will remain locked so as to not disrupt an erase or
program operation that is in progress.
Table 10-42. FLCTL_BANK0_INFO_WEPROT Register Description
Bit
Field
Type
Reset
Description
31-4
Reserved
R
NA
Reserved. Reads return 0h
3
PROT3
(1) (2)
RW
1h
If set to 1, protects Sector 3 from program or erase operations
2
PROT2
(1) (2)
RW
1h
If set to 1, protects Sector 2 from program or erase operations
1
PROT1
(1) (2)
RW
1h
If set to 1, protects Sector 1 from program or erase operations
0
PROT0
(1) (2)
RW
1h
If set to 1, protects Sector 0 from program or erase operations