SYSCTL_A Registers
350
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.12 SYS_SRAM_BANKEN_CTL0 Register (offset = 0050h)
SRAM Bank Enable Control Register 0
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBANK register.
Figure 5-21. SYS_SRAM_BANKEN_CTL0 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BNK31
_EN
BNK30
_EN
BNK29
_EN
BNK28
_EN
BNK27
_EN
BNK26
_EN
BNK25
_EN
BNK24
_EN
BNK23
_EN
BNK22
_EN
BNK21
_EN
BNK20
_EN
BNK19
_EN
BNK18
_EN
BNK17
_EN
BNK16
_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BNK15
_EN
BNK14
_EN
BNK13
_EN
BNK12
_EN
BNK11
_EN
BNK10
_EN
BNK9_
EN
BNK8_
EN
BNK7_
EN
BNK6_
EN
BNK5_
EN
BNK4_
EN
BNK3_
EN
BNK2_
EN
BNK1_
EN
BNK0_
EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
r-1
(1)
Writes to this bit are allowed ONLY when the BNK_RDY bit in SYS_SRAM_STAT is set to 1. If the bit is 0, it indicates that the SRAM
banks are not ready, and writes to this bit are ignored.
Table 5-24. SYS_SRAM_BANKEN_CTL0 Register Description
Bit
Field
Type
Reset
Description
31
BNK31_EN
(1)
RW
1h
0b = Disables Bank31 of the SRAM
1b = Enables Bank31 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
30
BNK30_EN
(1)
RW
1h
0b = Disables Bank30 of the SRAM
1b = Enables Bank30 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
29
BNK29_EN
(1)
RW
1h
0b = Disables Bank29 of the SRAM
1b = Enables Bank29 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
28
BNK28_EN
(1)
RW
1h
0b = Disables Bank28 of the SRAM
1b = Enables Bank28 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
27
BNK27_EN
(1)
RW
1h
0b = Disables Bank27 of the SRAM
1b = Enables Bank27 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
26
BNK26_EN
(1)
RW
1h
0b = Disables Bank26 of the SRAM
1b = Enables Bank26 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
25
BNK25_EN
(1)
RW
1h
0b = Disables Bank25 of the SRAM
1b = Enables Bank25 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
24
BNK24_EN
(1)
RW
1h
0b = Disables Bank24 of the SRAM
1b = Enables Bank24 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
23
BNK23_EN
(1)
RW
1h
0b = Disables Bank23 of the SRAM
1b = Enables Bank23 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.