FLCTL_A Registers
550
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller A (FLCTL_A)
10.4.5 FLCTL_RDBRST_STARTADDR Register (offset = 0024h)
Flash Read Burst/Compare Start Address Register
Figure 10-11. FLCTL_RDBRST_STARTADDR Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
START_ADDRESS
r
r
r
r
r
r
r
r
r
r
r
rw-0
rw-0
rw-0
rw-0
rw-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
START_ADDRESS
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
r
r
r
r
(1)
If amount of memory available is less than 2MB, the upper bits of the START_ADDRESS will behave as reserved. To know actual
amount of Flash memory available, refer to the device datasheet
(2)
This bit field is writable
ONLY
when burst status (17:16) of the FLCTL_RDBRST_CTLSTAT shows the Idle state. In all other cases, the
bits will remain locked so as to not disrupt an operation that is in progress.
Table 10-17. FLCTL_RDBRST_STARTADDR Register Description
Bit
Field
Type
Reset
Description
31-21
Reserved
R
0h
Reserved. Reads return 0h
20-0
START_ADDRESS
(1) (
2)
RW (with
exception
s)
0h
Start Address of Burst Operation. Offset from 0h, with 0h as start address of the
type of memory region selected
Bits 3-0 are always 0 (forced 128bit boundary)