SYSCTL_A Registers
354
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
Table 5-25. SYS_SRAM_BANKEN_CTL1 Register Description (continued)
Bit
Field
Type
Reset
Description
23
BNK55_EN
(1)
RW
1h
0b = Disables Bank55 of the SRAM
1b = Enables Bank55 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
22
BNK54_EN
(1)
RW
1h
0b = Disables Bank54 of the SRAM
1b = Enables Bank54 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
21
BNK53_EN
(1)
RW
1h
0b = Disables Bank53 of the SRAM
1b = Enables Bank53 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
20
BNK52_EN
(1)
RW
1h
0b = Disables Bank52 of the SRAM
1b = Enables Bank52 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
19
BNK51_EN
(1)
RW
1h
0b = Disables Bank51 of the SRAM
1b = Enables Bank51 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
18
BNK50_EN
(1)
RW
1h
0b = Disables Bank50 of the SRAM
1b = Enables Bank50 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
17
BNK49_EN
(1)
RW
1h
0b = Disables Bank49 of the SRAM
1b = Enables Bank49 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
16
BNK48_EN
(1)
RW
1h
0b = Disables Bank48 of the SRAM
1b = Enables Bank48 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
15
BNK47_EN
(1)
RW
1h
0b = Disables Bank47 of the SRAM
1b = Enables Bank47 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
14
BNK46_EN
(1)
RW
1h
0b = Disables Bank46 of the SRAM
1b = Enables Bank46 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
13
BNK45_EN
(1)
RW
1h
0b = Disables Bank45 of the SRAM
1b = Enables Bank45 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
12
BNK44_EN
(1)
RW
1h
0b = Disables Bank44 of the SRAM
1b = Enables Bank44 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
11
BNK43_EN
(1)
RW
1h
0b = Disables Bank43 of the SRAM
1b = Enables Bank43 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.