10
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Contents
10.4.52
FLCTL_BANK0_MAIN_WEPROT2 Register (offset = 0208h)
.........................................
10.4.53
FLCTL_BANK0_MAIN_WEPROT3 Register (offset = 020Ch)
.........................................
10.4.54
FLCTL_BANK0_MAIN_WEPROT4 Register (offset = 0210h)
.........................................
10.4.55
FLCTL_BANK0_MAIN_WEPROT5 Register (offset = 0214h)
.........................................
10.4.56
FLCTL_BANK0_MAIN_WEPROT6 Register (offset = 0218h)
.........................................
10.4.57
FLCTL_BANK0_MAIN_WEPROT7 Register (offset = 021Ch)
.........................................
10.4.58
FLCTL_BANK1_MAIN_WEPROT0 Register (offset = 0240h)
.........................................
10.4.59
FLCTL_BANK1_MAIN_WEPROT1 Register (offset = 0244h)
.........................................
10.4.60
FLCTL_BANK1_MAIN_WEPROT2 Register (offset = 0248h)
.........................................
10.4.61
FLCTL_BANK1_MAIN_WEPROT3 Register (offset = 024Ch)
.........................................
10.4.62
FLCTL_BANK1_MAIN_WEPROT4 Register (offset = 0250h)
.........................................
10.4.63
FLCTL_BANK1_MAIN_WEPROT5 Register (offset = 0254h)
.........................................
10.4.64
FLCTL_BANK1_MAIN_WEPROT6 Register (offset = 0258h)
.........................................
10.4.65
FLCTL_BANK1_MAIN_WEPROT7 Register (offset = 025Ch)
.........................................
11
DMA
................................................................................................................................
11.1
DMA Introduction
.........................................................................................................
11.2
DMA Operation
............................................................................................................
11.2.1
APB Slave Interface
............................................................................................
11.2.2
AHB Master Interface
..........................................................................................
11.2.3
DMA Control Interface
.........................................................................................
11.2.4
Channel Control Data Structure
..............................................................................
11.2.5
Peripheral Triggers
.............................................................................................
11.2.6
Interrupts
.........................................................................................................
11.3
DMA Registers
............................................................................................................
11.3.1
DMA_DEVICE_CFG Register (offset = 000h)
.............................................................
11.3.2
DMA_SW_CHTRIG Register (offset = 004h)
..............................................................
11.3.3
DMA_CHn_SRCCFG Register (offset = 010h + 4h*n, n = 0 through NUM_DMA_CHANNELS)
...
11.3.4
DMA_INT1_SRCCFG Register (offset = 100h)
............................................................
11.3.5
DMA_INT2_SRCCFG Register (offset = 104h)
............................................................
11.3.6
DMA_INT3_SRCCFG Register (offset = 108h)
............................................................
11.3.7
DMA_INT0_SRCFLG Register (offset = 110h)
............................................................
11.3.8
DMA_INT0_CLRFLG Register (offset = 114h)
.............................................................
11.3.9
DMA_STAT Register (offset = 1000h) [reset = 0h]
.........................................................
11.3.10
DMA_CFG Register (offset = 1004h) [reset = 0h]
........................................................
11.3.11
DMA_CTLBASE Register (offset = 1008h) [reset = 0h]
..................................................
11.3.12
DMA_ALTBASE Register (offset = 100Ch) [reset = 0h]
.................................................
11.3.13
DMA_WAITSTAT Register (offset = 1010h) [reset = 0h]
................................................
11.3.14
DMA_SWREQ Register (offset = 1014h) [reset = 0h]
....................................................
11.3.15
DMA_USEBURSTSET Register (offset = 1018h) [reset = 0h]
..........................................
11.3.16
DMA_USEBURSTCLR Register (offset = 101Ch) [reset = 0h]
.........................................
11.3.17
DMA_REQMASKSET Register (offset = 1020h) [reset = 0h]
...........................................
11.3.18
DMA_REQMASKCLR Register (offset = 1024h) [reset = 0h]
...........................................
11.3.19
DMA_ENASET Register (offset = 1028h) [reset = 0h]
...................................................
11.3.20
DMA_ENACLR Register (offset = 102Ch) [reset = 0h]
...................................................
11.3.21
DMA_ALTSET Register (offset = 1030h) [reset = 0h]
....................................................
11.3.22
DMA_ALTCLR Register (offset = 1034h) [reset = 0h]
....................................................
11.3.23
DMA_PRIOSET Register (offset = 1038h) [reset = 0h]
..................................................
11.3.24
DMA_PRIOCLR Register (offset = 103Ch) [reset = 0h]
..................................................
11.3.25
DMA_ERRCLR Register (offset = 104Ch) [reset = 0h]
..................................................
12
Digital I/O
.........................................................................................................................
12.1
Digital I/O Introduction
...................................................................................................
12.2
Digital I/O Operation
......................................................................................................
12.2.1
Input Registers (PxIN)
..........................................................................................