PCM Registers
454
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
8.26.4 PCMIFG Register (offset = 0Ch) [reset = 00000000h]
PCM Interrupt Flag Register
Figure 8-11. PCMIFG Register
31
30
29
28
27
26
25
24
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
DCDC_ERROR
_IFG
Reserved
AM_INVALID_T
R_IFG
LPM_INVALID_
CLK_IFG
LPM_INVALID_
TR_IFG
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
Table 8-16. PCMIFG Register Description
Bit
Field
Type
Reset
Description
31-7
Reserved
R
0h
Reserved. Reads back 0.
6
DCDC_ERROR_IFG
R
0h
DC-DC error flag. This flag is set if DC-DC operation cannot be achieved or
maintained. Flag will remain set until cleared by software.
5-3
Reserved
R
0h
Reserved. Reads back 0.
2
AM_INVALID_TR_IFG R
0h
Active mode invalid transition flag. This flag is set if the active mode request is
an invalid transition. Flag will remain set until cleared by software.
1
LPM_INVALID_CLK_I
FG
R
0h
LPM invalid clock flag. This flag is set if the LPM request is invalid due to a clock
request active before the LPM3/LPMx.5 entry while the FORCE_LPM_ENTRY =
0. Flag will remain set until cleared by software.
0
LPM_INVALID_TR_IF
G
R
0h
LPM invalid transition flag. This flag is set if the requested Active Mode to LPM3
transition is invalid. Flag will remain set until cleared by software.