Power Modes
428
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Power Control Manager (PCM)
Table 8-1. Power Modes Summary for MSP432P401R and MSP432P401M Devices (continued)
Power Mode
Operating State
Features and Application Constraints
LPM3
(Deep Sleep)
LDO_VCORE0
LDO based operating modes at core voltage level 0 or 1.
CPU is inactive and peripheral functionality is reduced.
Only RTC and WDT modules can be functional with maximum input clock
frequency of 32.768 kHz.
All other peripherals and retention enabled SRAM banks are kept under state
retention power gating.
LDO_VCORE1
Flash memory is disabled. SRAM banks not configured for retention are
disabled.
Only low-frequency clock sources (LFXT, REFO, and VLO) can be active.
All high-frequency clock sources are disabled.
Device I/O pin states are latched and retained.
DC/DC regulator cannot be used.
LPM4
(Deep Sleep)
LDO_VCORE0
LDO-based operating modes at core voltage level 0 or 1.
Achieved by entering LPM3 with RTC and WDT modules disabled.
CPU is inactive with no peripheral functionality.
All peripherals and retention enabled SRAM banks are kept under state
retention power gating.
LDO_VCORE1
Flash memory is disabled. SRAM banks not configured for retention are
disabled.
All low- and high-frequency clock sources are disabled.
Device I/O pin states are latched and retained.
DC/DC regulator cannot be used.
LPM3.5
(Stop or Shut Down)
LDO_VCORE0
LDO based operating mode at core voltage level 0.
Only RTC and WDT modules can be functional with maximum input clock
frequency of 32.768 kHz.
CPU and all other peripherals are powered down.
Only Bank 0 of SRAM is under data retention. All other SRAM banks and flash
memory are powered down.
Only low-frequency clock sources (LFXT, REFO, and VLO) can be active.
All high-frequency clock sources are disabled.
Device I/O pin states are latched and retained.
DC/DC regulator cannot be used.
LPM4.5
(Stop or Shut Down)
VCORE_OFF
Core voltage is turned off.
CPU, flash memory, all SRAM banks, and all peripherals are powered down.
All low- and high-frequency clock sources are powered down.
Device I/O pin states are latched and retained.