Functional Peripherals Registers
126
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.21 IPR10 Register (Offset = 428h) [reset = 00000000h]
IPR10 is shown in
and described in
.
Irq 40 to 43 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-40. IPR10 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_43
RESERVED
PRI_42
RESERVED
PRI_41
RESERVED
PRI_40
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-46. IPR10 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_43
R/W
0h
Priority of interrupt 43
24-28
RESERVED
R
0h
23-21
PRI_42
R/W
0h
Priority of interrupt 42
16-20
RESERVED
R
0h
15-13
PRI_41
R/W
0h
Priority of interrupt 41
8-12
RESERVED
R
0h
7-5
PRI_40
R/W
0h
Priority of interrupt 40
0-4
RESERVED
R
0h
2.4.3.22 IPR11 Register (Offset = 42Ch) [reset = 00000000h]
IPR11 is shown in
and described in
.
Irq 44 to 47 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-41. IPR11 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_47
RESERVED
PRI_46
RESERVED
PRI_45
RESERVED
PRI_44
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-47. IPR11 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_47
R/W
0h
Priority of interrupt 47
24-28
RESERVED
R
0h
23-21
PRI_46
R/W
0h
Priority of interrupt 46
16-20
RESERVED
R
0h
15-13
PRI_45
R/W
0h
Priority of interrupt 45
8-12
RESERVED
R
0h
7-5
PRI_44
R/W
0h
Priority of interrupt 44
0-4
RESERVED
R
0h