eUSCI_A SPI Registers
942
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Enhanced Universal Serial Communication Interface (eUSCI) – SPI Mode
25.4 eUSCI_A SPI Registers
The eUSCI_A registers applicable in SPI mode and their address offsets are listed in
. The
base addresses can be found in the device-specific data sheet.
Table 25-2. eUSCI_A SPI Registers
Offset
Acronym
Register Name
Section
00h
UCAxCTLW0
eUSCI_Ax Control Word 0
00h
UCAxCTL1
eUSCI_Ax Control 1
01h
UCAxCTL0
eUSCI_Ax Control 0
06h
UCAxBRW
eUSCI_Ax Bit Rate Control Word
06h
UCAxBR0
eUSCI_Ax Bit Rate Control 0
07h
UCAxBR1
eUSCI_Ax Bit Rate Control 1
0Ah
UCAxSTATW
eUSCI_Ax Status
0Ch
UCAxRXBUF
eUSCI_Ax Receive Buffer
0Eh
UCAxTXBUF
eUSCI_Ax Transmit Buffer
1Ah
UCAxIE
eUSCI_Ax Interrupt Enable
1Ch
UCAxIFG
eUSCI_Ax Interrupt Flag
1Eh
UCAxIV
eUSCI_Ax Interrupt Vector
NOTE:
This is a 16-bit module and must be accessed ONLY through byte (8 bit) or half-word (16 bit)
access. 32-bit read or write access to this module causes a bus error.
For details on the register bit access and reset conventions that are used in the following sections, refer to