SYSCTL_A Registers
359
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.15 SYS_SRAM_BANKEN_CTL3 Register (offset = 005Ch)
SRAM Bank Enable Control Register 3
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBANK register.
NOTE:
This register will be implemented only in devices which have greater than 96 banks as per
the SYS_SRAM_NUMBANKS register.
Figure 5-24. SYS_SRAM_BANKEN_CTL3 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BNK12
7_EN
BNK12
6_EN
BNK12
5_EN
BNK12
4_EN
BNK12
3_EN
BNK12
2_EN
BNK12
1_EN
BNK12
0_EN
BNK11
9_EN
BNK11
8_EN
BNK11
7_EN
BNK11
6_EN
BNK11
5_EN
BNK11
4_EN
BNK11
3_EN
BNK11
2_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BNK11
1_EN
BNK11
0_EN
BNK10
9_EN
BNK10
8_EN
BNK10
7_EN
BNK10
6_EN
BNK10
5_EN
BNK10
4_EN
BNK10
3_EN
BNK10
2_EN
BNK10
1_EN
BNK10
0_EN
BNK99
_EN
BNK98
_EN
BNK97
_EN
BNK96
_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
(1)
Writes to this bit are allowed ONLY when the BNK_RDY bit in SYS_SRAM_STAT is set to 1. If the bit is 0, it indicates that the SRAM
banks are not ready, and writes to this bit are ignored.
Table 5-27. SYS_SRAM_BANKEN_CTL3 Register Description
Bit
Field
Type
Reset
Description
31
BNK127_EN
(1)
RW
1h
0b = Disables Bank127 of the SRAM
1b = Enables Bank127 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
30
BNK126_EN
(1)
RW
1h
0b = Disables Bank126 of the SRAM
1b = Enables Bank126 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
29
BNK125_EN
(1)
RW
1h
0b = Disables Bank125 of the SRAM
1b = Enables Bank125 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
28
BNK124_EN
(1)
RW
1h
0b = Disables Bank124 of the SRAM
1b = Enables Bank124 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
27
BNK123_EN
(1)
RW
1h
0b = Disables Bank123 of the SRAM
1b = Enables Bank123 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
26
BNK122_EN
(1)
RW
1h
0b = Disables Bank122 of the SRAM
1b = Enables Bank122 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
25
BNK121_EN
(1)
RW
1h
0b = Disables Bank121 of the SRAM
1b = Enables Bank121 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
24
BNK120_EN
(1)
RW
1h
0b = Disables Bank120 of the SRAM
1b = Enables Bank120 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.