CS Registers
406
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Clock System (CS)
6.3.10 CSCLRIFG Register (offset = 50h) [reset = 0000_0000h]
Clock System Clear Interrupt Flag Register
Figure 6-14. CSCLRIFG Register
31
30
29
28
27
26
25
24
Reserved
w1
w1
w1
w1
w1
w1
w1
w1
23
22
21
20
19
18
17
16
Reserved
w1
w1
w1
w1
w1
w1
w1
w1
15
14
13
12
11
10
9
8
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
CLR_FCNTHFI
FG
CLR_FCNTLFI
FG
w1
w1
w1
w1
w1
w1
w1
w1
7
6
5
4
3
2
1
0
Reserved
CLR_DCOR_O
PNIFG
Reserved
Reserved
Reserved
Reserved
CLR_HFXTIFG
CLR_LFXTIFG
w1
w1
w1
w1
w1
w1
w1
w1
Table 6-12. CSCLRIFG Register Description
Bit
Field
Type
Reset
Description
31-10
Reserved
W
0h
Reserved. Always reads as 0.
9
CLR_FCNTHFIFG
W
0h
Start fault counter clear interrupt flag HFXT. Does not clear FCNTIFG.
0b = No effect
1b = Clear pending interrupt flag
8
CLR_FCNTLFIFG
W
0h
Start fault counter clear interrupt flag LFXT. Does not clear FCNTIFG.
0b = No effect
1b = Clear pending interrupt flag
7
Reserved
W
0h
Reserved. Always reads as 0.
6
CLR_DCOR_OPNIFG
W
0h
Clear DCO external resistor open circuit fault interrupt flag.
0b = No effect
1b = Clear pending interrupt flag
5
Reserved
W
0h
Reserved. Always read as 0.
4
Reserved
W
0h
Reserved. Always read as 0.
3
Reserved
W
0h
Reserved. Always read as 0.
2
Reserved
W
0h
Reserved. Always reads as 0.
1
CLR_HFXTIFG
W
0h
Clear HFXT oscillator fault interrupt flag.
0b = No effect
1b = Clear pending interrupt flag
0
CLR_LFXTIFG
W
0h
Clear LFXT oscillator fault interrupt flag.
0b = No effect
1b = Clear pending interrupt flag